Mercurial
comparison third_party/luajit/src/lj_asm_mips.h @ 178:94705b5986b3
[ThirdParty] Added WRK and luajit for load testing.
| author | MrJuneJune <me@mrjunejune.com> |
|---|---|
| date | Thu, 22 Jan 2026 20:10:30 -0800 |
| parents | |
| children |
comparison
equal
deleted
inserted
replaced
| 177:24fe8ff94056 | 178:94705b5986b3 |
|---|---|
| 1 /* | |
| 2 ** MIPS IR assembler (SSA IR -> machine code). | |
| 3 ** Copyright (C) 2005-2023 Mike Pall. See Copyright Notice in luajit.h | |
| 4 */ | |
| 5 | |
| 6 /* -- Register allocator extensions --------------------------------------- */ | |
| 7 | |
| 8 /* Allocate a register with a hint. */ | |
| 9 static Reg ra_hintalloc(ASMState *as, IRRef ref, Reg hint, RegSet allow) | |
| 10 { | |
| 11 Reg r = IR(ref)->r; | |
| 12 if (ra_noreg(r)) { | |
| 13 if (!ra_hashint(r) && !iscrossref(as, ref)) | |
| 14 ra_sethint(IR(ref)->r, hint); /* Propagate register hint. */ | |
| 15 r = ra_allocref(as, ref, allow); | |
| 16 } | |
| 17 ra_noweak(as, r); | |
| 18 return r; | |
| 19 } | |
| 20 | |
| 21 /* Allocate a register or RID_ZERO. */ | |
| 22 static Reg ra_alloc1z(ASMState *as, IRRef ref, RegSet allow) | |
| 23 { | |
| 24 Reg r = IR(ref)->r; | |
| 25 if (ra_noreg(r)) { | |
| 26 if (!(allow & RSET_FPR) && irref_isk(ref) && get_kval(as, ref) == 0) | |
| 27 return RID_ZERO; | |
| 28 r = ra_allocref(as, ref, allow); | |
| 29 } else { | |
| 30 ra_noweak(as, r); | |
| 31 } | |
| 32 return r; | |
| 33 } | |
| 34 | |
| 35 /* Allocate two source registers for three-operand instructions. */ | |
| 36 static Reg ra_alloc2(ASMState *as, IRIns *ir, RegSet allow) | |
| 37 { | |
| 38 IRIns *irl = IR(ir->op1), *irr = IR(ir->op2); | |
| 39 Reg left = irl->r, right = irr->r; | |
| 40 if (ra_hasreg(left)) { | |
| 41 ra_noweak(as, left); | |
| 42 if (ra_noreg(right)) | |
| 43 right = ra_alloc1z(as, ir->op2, rset_exclude(allow, left)); | |
| 44 else | |
| 45 ra_noweak(as, right); | |
| 46 } else if (ra_hasreg(right)) { | |
| 47 ra_noweak(as, right); | |
| 48 left = ra_alloc1z(as, ir->op1, rset_exclude(allow, right)); | |
| 49 } else if (ra_hashint(right)) { | |
| 50 right = ra_alloc1z(as, ir->op2, allow); | |
| 51 left = ra_alloc1z(as, ir->op1, rset_exclude(allow, right)); | |
| 52 } else { | |
| 53 left = ra_alloc1z(as, ir->op1, allow); | |
| 54 right = ra_alloc1z(as, ir->op2, rset_exclude(allow, left)); | |
| 55 } | |
| 56 return left | (right << 8); | |
| 57 } | |
| 58 | |
| 59 /* -- Guard handling ------------------------------------------------------ */ | |
| 60 | |
| 61 /* Need some spare long-range jump slots, for out-of-range branches. */ | |
| 62 #define MIPS_SPAREJUMP 4 | |
| 63 | |
| 64 /* Setup spare long-range jump slots per mcarea. */ | |
| 65 static void asm_sparejump_setup(ASMState *as) | |
| 66 { | |
| 67 MCode *mxp = as->mctop; | |
| 68 if ((char *)mxp == (char *)as->J->mcarea + as->J->szmcarea) { | |
| 69 mxp -= MIPS_SPAREJUMP*2; | |
| 70 lj_assertA(MIPSI_NOP == 0, "bad NOP"); | |
| 71 memset(mxp, 0, MIPS_SPAREJUMP*2*sizeof(MCode)); | |
| 72 as->mctop = mxp; | |
| 73 } | |
| 74 } | |
| 75 | |
| 76 static MCode *asm_sparejump_use(MCode *mcarea, MCode tjump) | |
| 77 { | |
| 78 MCode *mxp = (MCode *)((char *)mcarea + ((MCLink *)mcarea)->size); | |
| 79 int slot = MIPS_SPAREJUMP; | |
| 80 while (slot--) { | |
| 81 mxp -= 2; | |
| 82 if (*mxp == tjump) { | |
| 83 return mxp; | |
| 84 } else if (*mxp == MIPSI_NOP) { | |
| 85 *mxp = tjump; | |
| 86 return mxp; | |
| 87 } | |
| 88 } | |
| 89 return NULL; | |
| 90 } | |
| 91 | |
| 92 /* Setup exit stub after the end of each trace. */ | |
| 93 static void asm_exitstub_setup(ASMState *as) | |
| 94 { | |
| 95 MCode *mxp = as->mctop; | |
| 96 /* sw TMP, 0(sp); j ->vm_exit_handler; li TMP, traceno */ | |
| 97 *--mxp = MIPSI_LI|MIPSF_T(RID_TMP)|as->T->traceno; | |
| 98 *--mxp = MIPSI_J|((((uintptr_t)(void *)lj_vm_exit_handler)>>2)&0x03ffffffu); | |
| 99 lj_assertA(((uintptr_t)mxp ^ (uintptr_t)(void *)lj_vm_exit_handler)>>28 == 0, | |
| 100 "branch target out of range"); | |
| 101 *--mxp = MIPSI_SW|MIPSF_T(RID_TMP)|MIPSF_S(RID_SP)|0; | |
| 102 as->mctop = mxp; | |
| 103 } | |
| 104 | |
| 105 /* Keep this in-sync with exitstub_trace_addr(). */ | |
| 106 #define asm_exitstub_addr(as) ((as)->mctop) | |
| 107 | |
| 108 /* Emit conditional branch to exit for guard. */ | |
| 109 static void asm_guard(ASMState *as, MIPSIns mi, Reg rs, Reg rt) | |
| 110 { | |
| 111 MCode *target = asm_exitstub_addr(as); | |
| 112 MCode *p = as->mcp; | |
| 113 if (LJ_UNLIKELY(p == as->invmcp)) { | |
| 114 as->invmcp = NULL; | |
| 115 as->loopinv = 1; | |
| 116 as->mcp = p+1; | |
| 117 #if !LJ_TARGET_MIPSR6 | |
| 118 mi = mi ^ ((mi>>28) == 1 ? 0x04000000u : 0x00010000u); /* Invert cond. */ | |
| 119 #else | |
| 120 mi = mi ^ ((mi>>28) == 1 ? 0x04000000u : | |
| 121 (mi>>28) == 4 ? 0x00800000u : 0x00010000u); /* Invert cond. */ | |
| 122 #endif | |
| 123 target = p; /* Patch target later in asm_loop_fixup. */ | |
| 124 } | |
| 125 emit_ti(as, MIPSI_LI, RID_TMP, as->snapno); | |
| 126 emit_branch(as, mi, rs, rt, target); | |
| 127 } | |
| 128 | |
| 129 /* -- Operand fusion ------------------------------------------------------ */ | |
| 130 | |
| 131 /* Limit linear search to this distance. Avoids O(n^2) behavior. */ | |
| 132 #define CONFLICT_SEARCH_LIM 31 | |
| 133 | |
| 134 /* Check if there's no conflicting instruction between curins and ref. */ | |
| 135 static int noconflict(ASMState *as, IRRef ref, IROp conflict) | |
| 136 { | |
| 137 IRIns *ir = as->ir; | |
| 138 IRRef i = as->curins; | |
| 139 if (i > ref + CONFLICT_SEARCH_LIM) | |
| 140 return 0; /* Give up, ref is too far away. */ | |
| 141 while (--i > ref) | |
| 142 if (ir[i].o == conflict) | |
| 143 return 0; /* Conflict found. */ | |
| 144 return 1; /* Ok, no conflict. */ | |
| 145 } | |
| 146 | |
| 147 /* Fuse the array base of colocated arrays. */ | |
| 148 static int32_t asm_fuseabase(ASMState *as, IRRef ref) | |
| 149 { | |
| 150 IRIns *ir = IR(ref); | |
| 151 if (ir->o == IR_TNEW && ir->op1 <= LJ_MAX_COLOSIZE && | |
| 152 !neverfuse(as) && noconflict(as, ref, IR_NEWREF)) | |
| 153 return (int32_t)sizeof(GCtab); | |
| 154 return 0; | |
| 155 } | |
| 156 | |
| 157 /* Fuse array/hash/upvalue reference into register+offset operand. */ | |
| 158 static Reg asm_fuseahuref(ASMState *as, IRRef ref, int32_t *ofsp, RegSet allow) | |
| 159 { | |
| 160 IRIns *ir = IR(ref); | |
| 161 if (ra_noreg(ir->r)) { | |
| 162 if (ir->o == IR_AREF) { | |
| 163 if (mayfuse(as, ref)) { | |
| 164 if (irref_isk(ir->op2)) { | |
| 165 IRRef tab = IR(ir->op1)->op1; | |
| 166 int32_t ofs = asm_fuseabase(as, tab); | |
| 167 IRRef refa = ofs ? tab : ir->op1; | |
| 168 ofs += 8*IR(ir->op2)->i; | |
| 169 if (checki16(ofs)) { | |
| 170 *ofsp = ofs; | |
| 171 return ra_alloc1(as, refa, allow); | |
| 172 } | |
| 173 } | |
| 174 } | |
| 175 } else if (ir->o == IR_HREFK) { | |
| 176 if (mayfuse(as, ref)) { | |
| 177 int32_t ofs = (int32_t)(IR(ir->op2)->op2 * sizeof(Node)); | |
| 178 if (checki16(ofs)) { | |
| 179 *ofsp = ofs; | |
| 180 return ra_alloc1(as, ir->op1, allow); | |
| 181 } | |
| 182 } | |
| 183 } else if (ir->o == IR_UREFC) { | |
| 184 if (irref_isk(ir->op1)) { | |
| 185 GCfunc *fn = ir_kfunc(IR(ir->op1)); | |
| 186 intptr_t ofs = (intptr_t)&gcref(fn->l.uvptr[(ir->op2 >> 8)])->uv.tv; | |
| 187 intptr_t jgl = (intptr_t)J2G(as->J); | |
| 188 if ((uintptr_t)(ofs-jgl) < 65536) { | |
| 189 *ofsp = ofs-jgl-32768; | |
| 190 return RID_JGL; | |
| 191 } else { | |
| 192 *ofsp = (int16_t)ofs; | |
| 193 return ra_allock(as, ofs-(int16_t)ofs, allow); | |
| 194 } | |
| 195 } | |
| 196 } else if (ir->o == IR_TMPREF) { | |
| 197 *ofsp = (int32_t)(offsetof(global_State, tmptv)-32768); | |
| 198 return RID_JGL; | |
| 199 } | |
| 200 } | |
| 201 *ofsp = 0; | |
| 202 return ra_alloc1(as, ref, allow); | |
| 203 } | |
| 204 | |
| 205 /* Fuse XLOAD/XSTORE reference into load/store operand. */ | |
| 206 static void asm_fusexref(ASMState *as, MIPSIns mi, Reg rt, IRRef ref, | |
| 207 RegSet allow, int32_t ofs) | |
| 208 { | |
| 209 IRIns *ir = IR(ref); | |
| 210 Reg base; | |
| 211 if (ra_noreg(ir->r) && canfuse(as, ir)) { | |
| 212 if (ir->o == IR_ADD) { | |
| 213 intptr_t ofs2; | |
| 214 if (irref_isk(ir->op2) && (ofs2 = ofs + get_kval(as, ir->op2), | |
| 215 checki16(ofs2))) { | |
| 216 ref = ir->op1; | |
| 217 ofs = (int32_t)ofs2; | |
| 218 } | |
| 219 } else if (ir->o == IR_STRREF) { | |
| 220 intptr_t ofs2 = 65536; | |
| 221 lj_assertA(ofs == 0, "bad usage"); | |
| 222 ofs = (int32_t)sizeof(GCstr); | |
| 223 if (irref_isk(ir->op2)) { | |
| 224 ofs2 = ofs + get_kval(as, ir->op2); | |
| 225 ref = ir->op1; | |
| 226 } else if (irref_isk(ir->op1)) { | |
| 227 ofs2 = ofs + get_kval(as, ir->op1); | |
| 228 ref = ir->op2; | |
| 229 } | |
| 230 if (!checki16(ofs2)) { | |
| 231 /* NYI: Fuse ADD with constant. */ | |
| 232 Reg right, left = ra_alloc2(as, ir, allow); | |
| 233 right = (left >> 8); left &= 255; | |
| 234 emit_hsi(as, mi, rt, RID_TMP, ofs); | |
| 235 emit_dst(as, MIPSI_AADDU, RID_TMP, left, right); | |
| 236 return; | |
| 237 } | |
| 238 ofs = ofs2; | |
| 239 } | |
| 240 } | |
| 241 base = ra_alloc1(as, ref, allow); | |
| 242 emit_hsi(as, mi, rt, base, ofs); | |
| 243 } | |
| 244 | |
| 245 /* -- Calls --------------------------------------------------------------- */ | |
| 246 | |
| 247 /* Generate a call to a C function. */ | |
| 248 static void asm_gencall(ASMState *as, const CCallInfo *ci, IRRef *args) | |
| 249 { | |
| 250 uint32_t n, nargs = CCI_XNARGS(ci); | |
| 251 int32_t ofs = LJ_32 ? 16 : 0; | |
| 252 #if LJ_SOFTFP | |
| 253 Reg gpr = REGARG_FIRSTGPR; | |
| 254 #else | |
| 255 Reg gpr, fpr = REGARG_FIRSTFPR; | |
| 256 #endif | |
| 257 if ((void *)ci->func) | |
| 258 emit_call(as, (void *)ci->func, 1); | |
| 259 #if !LJ_SOFTFP | |
| 260 for (gpr = REGARG_FIRSTGPR; gpr <= REGARG_LASTGPR; gpr++) | |
| 261 as->cost[gpr] = REGCOST(~0u, ASMREF_L); | |
| 262 gpr = REGARG_FIRSTGPR; | |
| 263 #endif | |
| 264 for (n = 0; n < nargs; n++) { /* Setup args. */ | |
| 265 IRRef ref = args[n]; | |
| 266 if (ref) { | |
| 267 IRIns *ir = IR(ref); | |
| 268 #if !LJ_SOFTFP | |
| 269 if (irt_isfp(ir->t) && fpr <= REGARG_LASTFPR && | |
| 270 !(ci->flags & CCI_VARARG)) { | |
| 271 lj_assertA(rset_test(as->freeset, fpr), | |
| 272 "reg %d not free", fpr); /* Already evicted. */ | |
| 273 ra_leftov(as, fpr, ref); | |
| 274 fpr += LJ_32 ? 2 : 1; | |
| 275 gpr += (LJ_32 && irt_isnum(ir->t)) ? 2 : 1; | |
| 276 } else | |
| 277 #endif | |
| 278 { | |
| 279 #if LJ_32 && !LJ_SOFTFP | |
| 280 fpr = REGARG_LASTFPR+1; | |
| 281 #endif | |
| 282 if (LJ_32 && irt_isnum(ir->t)) gpr = (gpr+1) & ~1; | |
| 283 if (gpr <= REGARG_LASTGPR) { | |
| 284 lj_assertA(rset_test(as->freeset, gpr), | |
| 285 "reg %d not free", gpr); /* Already evicted. */ | |
| 286 #if !LJ_SOFTFP | |
| 287 if (irt_isfp(ir->t)) { | |
| 288 RegSet of = as->freeset; | |
| 289 Reg r; | |
| 290 /* Workaround to protect argument GPRs from being used for remat. */ | |
| 291 as->freeset &= ~RSET_RANGE(REGARG_FIRSTGPR, REGARG_LASTGPR+1); | |
| 292 r = ra_alloc1(as, ref, RSET_FPR); | |
| 293 as->freeset |= (of & RSET_RANGE(REGARG_FIRSTGPR, REGARG_LASTGPR+1)); | |
| 294 if (irt_isnum(ir->t)) { | |
| 295 #if LJ_32 | |
| 296 emit_tg(as, MIPSI_MFC1, gpr+(LJ_BE?0:1), r+1); | |
| 297 emit_tg(as, MIPSI_MFC1, gpr+(LJ_BE?1:0), r); | |
| 298 lj_assertA(rset_test(as->freeset, gpr+1), | |
| 299 "reg %d not free", gpr+1); /* Already evicted. */ | |
| 300 gpr += 2; | |
| 301 #else | |
| 302 emit_tg(as, MIPSI_DMFC1, gpr, r); | |
| 303 gpr++; fpr++; | |
| 304 #endif | |
| 305 } else if (irt_isfloat(ir->t)) { | |
| 306 emit_tg(as, MIPSI_MFC1, gpr, r); | |
| 307 gpr++; | |
| 308 #if LJ_64 | |
| 309 fpr++; | |
| 310 #endif | |
| 311 } | |
| 312 } else | |
| 313 #endif | |
| 314 { | |
| 315 ra_leftov(as, gpr, ref); | |
| 316 gpr++; | |
| 317 #if LJ_64 && !LJ_SOFTFP | |
| 318 fpr++; | |
| 319 #endif | |
| 320 } | |
| 321 } else { | |
| 322 Reg r = ra_alloc1z(as, ref, !LJ_SOFTFP && irt_isfp(ir->t) ? RSET_FPR : RSET_GPR); | |
| 323 #if LJ_32 | |
| 324 if (irt_isnum(ir->t)) ofs = (ofs + 4) & ~4; | |
| 325 emit_spstore(as, ir, r, ofs); | |
| 326 ofs += irt_isnum(ir->t) ? 8 : 4; | |
| 327 #else | |
| 328 emit_spstore(as, ir, r, ofs + ((LJ_BE && !irt_isfp(ir->t) && !irt_is64(ir->t)) ? 4 : 0)); | |
| 329 ofs += 8; | |
| 330 #endif | |
| 331 } | |
| 332 } | |
| 333 } else { | |
| 334 #if !LJ_SOFTFP | |
| 335 fpr = REGARG_LASTFPR+1; | |
| 336 #endif | |
| 337 if (gpr <= REGARG_LASTGPR) { | |
| 338 gpr++; | |
| 339 #if LJ_64 && !LJ_SOFTFP | |
| 340 fpr++; | |
| 341 #endif | |
| 342 } else { | |
| 343 ofs += LJ_32 ? 4 : 8; | |
| 344 } | |
| 345 } | |
| 346 checkmclim(as); | |
| 347 } | |
| 348 } | |
| 349 | |
| 350 /* Setup result reg/sp for call. Evict scratch regs. */ | |
| 351 static void asm_setupresult(ASMState *as, IRIns *ir, const CCallInfo *ci) | |
| 352 { | |
| 353 RegSet drop = RSET_SCRATCH; | |
| 354 int hiop = ((ir+1)->o == IR_HIOP && !irt_isnil((ir+1)->t)); | |
| 355 #if !LJ_SOFTFP | |
| 356 if ((ci->flags & CCI_NOFPRCLOBBER)) | |
| 357 drop &= ~RSET_FPR; | |
| 358 #endif | |
| 359 if (ra_hasreg(ir->r)) | |
| 360 rset_clear(drop, ir->r); /* Dest reg handled below. */ | |
| 361 if (hiop && ra_hasreg((ir+1)->r)) | |
| 362 rset_clear(drop, (ir+1)->r); /* Dest reg handled below. */ | |
| 363 ra_evictset(as, drop); /* Evictions must be performed first. */ | |
| 364 if (ra_used(ir)) { | |
| 365 lj_assertA(!irt_ispri(ir->t), "PRI dest"); | |
| 366 if (!LJ_SOFTFP && irt_isfp(ir->t)) { | |
| 367 if ((ci->flags & CCI_CASTU64)) { | |
| 368 int32_t ofs = sps_scale(ir->s); | |
| 369 Reg dest = ir->r; | |
| 370 if (ra_hasreg(dest)) { | |
| 371 ra_free(as, dest); | |
| 372 ra_modified(as, dest); | |
| 373 #if LJ_32 | |
| 374 emit_tg(as, MIPSI_MTC1, RID_RETHI, dest+1); | |
| 375 emit_tg(as, MIPSI_MTC1, RID_RETLO, dest); | |
| 376 #else | |
| 377 emit_tg(as, MIPSI_DMTC1, RID_RET, dest); | |
| 378 #endif | |
| 379 } | |
| 380 if (ofs) { | |
| 381 #if LJ_32 | |
| 382 emit_tsi(as, MIPSI_SW, RID_RETLO, RID_SP, ofs+(LJ_BE?4:0)); | |
| 383 emit_tsi(as, MIPSI_SW, RID_RETHI, RID_SP, ofs+(LJ_BE?0:4)); | |
| 384 #else | |
| 385 emit_tsi(as, MIPSI_SD, RID_RET, RID_SP, ofs); | |
| 386 #endif | |
| 387 } | |
| 388 } else { | |
| 389 ra_destreg(as, ir, RID_FPRET); | |
| 390 } | |
| 391 } else if (hiop) { | |
| 392 ra_destpair(as, ir); | |
| 393 } else { | |
| 394 ra_destreg(as, ir, RID_RET); | |
| 395 } | |
| 396 } | |
| 397 } | |
| 398 | |
| 399 static void asm_callx(ASMState *as, IRIns *ir) | |
| 400 { | |
| 401 IRRef args[CCI_NARGS_MAX*2]; | |
| 402 CCallInfo ci; | |
| 403 IRRef func; | |
| 404 IRIns *irf; | |
| 405 ci.flags = asm_callx_flags(as, ir); | |
| 406 asm_collectargs(as, ir, &ci, args); | |
| 407 asm_setupresult(as, ir, &ci); | |
| 408 func = ir->op2; irf = IR(func); | |
| 409 if (irf->o == IR_CARG) { func = irf->op1; irf = IR(func); } | |
| 410 if (irref_isk(func)) { /* Call to constant address. */ | |
| 411 ci.func = (ASMFunction)(void *)get_kval(as, func); | |
| 412 } else { /* Need specific register for indirect calls. */ | |
| 413 Reg r = ra_alloc1(as, func, RID2RSET(RID_CFUNCADDR)); | |
| 414 MCode *p = as->mcp; | |
| 415 if (r == RID_CFUNCADDR) | |
| 416 *--p = MIPSI_NOP; | |
| 417 else | |
| 418 *--p = MIPSI_MOVE | MIPSF_D(RID_CFUNCADDR) | MIPSF_S(r); | |
| 419 *--p = MIPSI_JALR | MIPSF_S(r); | |
| 420 as->mcp = p; | |
| 421 ci.func = (ASMFunction)(void *)0; | |
| 422 } | |
| 423 asm_gencall(as, &ci, args); | |
| 424 } | |
| 425 | |
| 426 #if !LJ_SOFTFP | |
| 427 static void asm_callround(ASMState *as, IRIns *ir, IRCallID id) | |
| 428 { | |
| 429 /* The modified regs must match with the *.dasc implementation. */ | |
| 430 RegSet drop = RID2RSET(RID_R1)|RID2RSET(RID_R12)|RID2RSET(RID_FPRET)| | |
| 431 RID2RSET(RID_F2)|RID2RSET(RID_F4)|RID2RSET(REGARG_FIRSTFPR) | |
| 432 #if LJ_TARGET_MIPSR6 | |
| 433 |RID2RSET(RID_F21) | |
| 434 #endif | |
| 435 ; | |
| 436 if (ra_hasreg(ir->r)) rset_clear(drop, ir->r); | |
| 437 ra_evictset(as, drop); | |
| 438 ra_destreg(as, ir, RID_FPRET); | |
| 439 emit_call(as, (void *)lj_ir_callinfo[id].func, 0); | |
| 440 ra_leftov(as, REGARG_FIRSTFPR, ir->op1); | |
| 441 } | |
| 442 #endif | |
| 443 | |
| 444 /* -- Returns ------------------------------------------------------------- */ | |
| 445 | |
| 446 /* Return to lower frame. Guard that it goes to the right spot. */ | |
| 447 static void asm_retf(ASMState *as, IRIns *ir) | |
| 448 { | |
| 449 Reg base = ra_alloc1(as, REF_BASE, RSET_GPR); | |
| 450 void *pc = ir_kptr(IR(ir->op2)); | |
| 451 int32_t delta = 1+LJ_FR2+bc_a(*((const BCIns *)pc - 1)); | |
| 452 as->topslot -= (BCReg)delta; | |
| 453 if ((int32_t)as->topslot < 0) as->topslot = 0; | |
| 454 irt_setmark(IR(REF_BASE)->t); /* Children must not coalesce with BASE reg. */ | |
| 455 emit_setgl(as, base, jit_base); | |
| 456 emit_addptr(as, base, -8*delta); | |
| 457 asm_guard(as, MIPSI_BNE, RID_TMP, | |
| 458 ra_allock(as, igcptr(pc), rset_exclude(RSET_GPR, base))); | |
| 459 emit_tsi(as, MIPSI_AL, RID_TMP, base, -8); | |
| 460 } | |
| 461 | |
| 462 /* -- Buffer operations --------------------------------------------------- */ | |
| 463 | |
| 464 #if LJ_HASBUFFER | |
| 465 static void asm_bufhdr_write(ASMState *as, Reg sb) | |
| 466 { | |
| 467 Reg tmp = ra_scratch(as, rset_exclude(RSET_GPR, sb)); | |
| 468 IRIns irgc; | |
| 469 irgc.ot = IRT(0, IRT_PGC); /* GC type. */ | |
| 470 emit_storeofs(as, &irgc, RID_TMP, sb, offsetof(SBuf, L)); | |
| 471 if ((as->flags & JIT_F_MIPSXXR2)) { | |
| 472 emit_tsml(as, LJ_64 ? MIPSI_DINS : MIPSI_INS, RID_TMP, tmp, | |
| 473 lj_fls(SBUF_MASK_FLAG), 0); | |
| 474 } else { | |
| 475 emit_dst(as, MIPSI_OR, RID_TMP, RID_TMP, tmp); | |
| 476 emit_tsi(as, MIPSI_ANDI, tmp, tmp, SBUF_MASK_FLAG); | |
| 477 } | |
| 478 emit_getgl(as, RID_TMP, cur_L); | |
| 479 emit_loadofs(as, &irgc, tmp, sb, offsetof(SBuf, L)); | |
| 480 } | |
| 481 #endif | |
| 482 | |
| 483 /* -- Type conversions ---------------------------------------------------- */ | |
| 484 | |
| 485 #if !LJ_SOFTFP | |
| 486 static void asm_tointg(ASMState *as, IRIns *ir, Reg left) | |
| 487 { | |
| 488 Reg tmp = ra_scratch(as, rset_exclude(RSET_FPR, left)); | |
| 489 Reg dest = ra_dest(as, ir, RSET_GPR); | |
| 490 #if !LJ_TARGET_MIPSR6 | |
| 491 asm_guard(as, MIPSI_BC1F, 0, 0); | |
| 492 emit_fgh(as, MIPSI_C_EQ_D, 0, tmp, left); | |
| 493 #else | |
| 494 asm_guard(as, MIPSI_BC1EQZ, 0, (tmp&31)); | |
| 495 emit_fgh(as, MIPSI_CMP_EQ_D, tmp, tmp, left); | |
| 496 #endif | |
| 497 emit_fg(as, MIPSI_CVT_D_W, tmp, tmp); | |
| 498 emit_tg(as, MIPSI_MFC1, dest, tmp); | |
| 499 emit_fg(as, MIPSI_CVT_W_D, tmp, left); | |
| 500 } | |
| 501 | |
| 502 static void asm_tobit(ASMState *as, IRIns *ir) | |
| 503 { | |
| 504 RegSet allow = RSET_FPR; | |
| 505 Reg dest = ra_dest(as, ir, RSET_GPR); | |
| 506 Reg left = ra_alloc1(as, ir->op1, allow); | |
| 507 Reg right = ra_alloc1(as, ir->op2, rset_clear(allow, left)); | |
| 508 Reg tmp = ra_scratch(as, rset_clear(allow, right)); | |
| 509 emit_tg(as, MIPSI_MFC1, dest, tmp); | |
| 510 emit_fgh(as, MIPSI_ADD_D, tmp, left, right); | |
| 511 } | |
| 512 #elif LJ_64 /* && LJ_SOFTFP */ | |
| 513 static void asm_tointg(ASMState *as, IRIns *ir, Reg r) | |
| 514 { | |
| 515 /* The modified regs must match with the *.dasc implementation. */ | |
| 516 RegSet drop = RID2RSET(REGARG_FIRSTGPR)|RID2RSET(RID_RET)|RID2RSET(RID_RET+1)| | |
| 517 RID2RSET(RID_R1)|RID2RSET(RID_R12); | |
| 518 if (ra_hasreg(ir->r)) rset_clear(drop, ir->r); | |
| 519 ra_evictset(as, drop); | |
| 520 /* Return values are in RID_RET (converted value) and RID_RET+1 (status). */ | |
| 521 ra_destreg(as, ir, RID_RET); | |
| 522 asm_guard(as, MIPSI_BNE, RID_RET+1, RID_ZERO); | |
| 523 emit_call(as, (void *)lj_ir_callinfo[IRCALL_lj_vm_tointg].func, 0); | |
| 524 if (r == RID_NONE) | |
| 525 ra_leftov(as, REGARG_FIRSTGPR, ir->op1); | |
| 526 else if (r != REGARG_FIRSTGPR) | |
| 527 emit_move(as, REGARG_FIRSTGPR, r); | |
| 528 } | |
| 529 | |
| 530 static void asm_tobit(ASMState *as, IRIns *ir) | |
| 531 { | |
| 532 Reg dest = ra_dest(as, ir, RSET_GPR); | |
| 533 emit_dta(as, MIPSI_SLL, dest, dest, 0); | |
| 534 asm_callid(as, ir, IRCALL_lj_vm_tobit); | |
| 535 } | |
| 536 #endif | |
| 537 | |
| 538 static void asm_conv(ASMState *as, IRIns *ir) | |
| 539 { | |
| 540 IRType st = (IRType)(ir->op2 & IRCONV_SRCMASK); | |
| 541 #if !LJ_SOFTFP32 | |
| 542 int stfp = (st == IRT_NUM || st == IRT_FLOAT); | |
| 543 #endif | |
| 544 #if LJ_64 | |
| 545 int st64 = (st == IRT_I64 || st == IRT_U64 || st == IRT_P64); | |
| 546 #endif | |
| 547 IRRef lref = ir->op1; | |
| 548 #if LJ_32 | |
| 549 /* 64 bit integer conversions are handled by SPLIT. */ | |
| 550 lj_assertA(!(irt_isint64(ir->t) || (st == IRT_I64 || st == IRT_U64)), | |
| 551 "IR %04d has unsplit 64 bit type", | |
| 552 (int)(ir - as->ir) - REF_BIAS); | |
| 553 #endif | |
| 554 #if LJ_SOFTFP32 | |
| 555 /* FP conversions are handled by SPLIT. */ | |
| 556 lj_assertA(!irt_isfp(ir->t) && !(st == IRT_NUM || st == IRT_FLOAT), | |
| 557 "IR %04d has FP type", | |
| 558 (int)(ir - as->ir) - REF_BIAS); | |
| 559 /* Can't check for same types: SPLIT uses CONV int.int + BXOR for sfp NEG. */ | |
| 560 #else | |
| 561 lj_assertA(irt_type(ir->t) != st, "inconsistent types for CONV"); | |
| 562 #if !LJ_SOFTFP | |
| 563 if (irt_isfp(ir->t)) { | |
| 564 Reg dest = ra_dest(as, ir, RSET_FPR); | |
| 565 if (stfp) { /* FP to FP conversion. */ | |
| 566 emit_fg(as, st == IRT_NUM ? MIPSI_CVT_S_D : MIPSI_CVT_D_S, | |
| 567 dest, ra_alloc1(as, lref, RSET_FPR)); | |
| 568 } else if (st == IRT_U32) { /* U32 to FP conversion. */ | |
| 569 /* y = (x ^ 0x8000000) + 2147483648.0 */ | |
| 570 Reg left = ra_alloc1(as, lref, RSET_GPR); | |
| 571 Reg tmp = ra_scratch(as, rset_exclude(RSET_FPR, dest)); | |
| 572 if (irt_isfloat(ir->t)) | |
| 573 emit_fg(as, MIPSI_CVT_S_D, dest, dest); | |
| 574 /* Must perform arithmetic with doubles to keep the precision. */ | |
| 575 emit_fgh(as, MIPSI_ADD_D, dest, dest, tmp); | |
| 576 emit_fg(as, MIPSI_CVT_D_W, dest, dest); | |
| 577 emit_lsptr(as, MIPSI_LDC1, (tmp & 31), | |
| 578 (void *)&as->J->k64[LJ_K64_2P31], RSET_GPR); | |
| 579 emit_tg(as, MIPSI_MTC1, RID_TMP, dest); | |
| 580 emit_dst(as, MIPSI_XOR, RID_TMP, RID_TMP, left); | |
| 581 emit_ti(as, MIPSI_LUI, RID_TMP, 0x8000); | |
| 582 #if LJ_64 | |
| 583 } else if(st == IRT_U64) { /* U64 to FP conversion. */ | |
| 584 /* if (x >= 1u<<63) y = (double)(int64_t)(x&(1u<<63)-1) + pow(2.0, 63) */ | |
| 585 Reg left = ra_alloc1(as, lref, RSET_GPR); | |
| 586 Reg tmp = ra_scratch(as, rset_exclude(RSET_FPR, dest)); | |
| 587 MCLabel l_end = emit_label(as); | |
| 588 if (irt_isfloat(ir->t)) { | |
| 589 emit_fgh(as, MIPSI_ADD_S, dest, dest, tmp); | |
| 590 emit_lsptr(as, MIPSI_LWC1, (tmp & 31), (void *)&as->J->k32[LJ_K32_2P63], | |
| 591 rset_exclude(RSET_GPR, left)); | |
| 592 emit_fg(as, MIPSI_CVT_S_L, dest, dest); | |
| 593 } else { | |
| 594 emit_fgh(as, MIPSI_ADD_D, dest, dest, tmp); | |
| 595 emit_lsptr(as, MIPSI_LDC1, (tmp & 31), (void *)&as->J->k64[LJ_K64_2P63], | |
| 596 rset_exclude(RSET_GPR, left)); | |
| 597 emit_fg(as, MIPSI_CVT_D_L, dest, dest); | |
| 598 } | |
| 599 emit_branch(as, MIPSI_BGEZ, left, RID_ZERO, l_end); | |
| 600 emit_tg(as, MIPSI_DMTC1, RID_TMP, dest); | |
| 601 emit_tsml(as, MIPSI_DEXTM, RID_TMP, left, 30, 0); | |
| 602 #endif | |
| 603 } else { /* Integer to FP conversion. */ | |
| 604 Reg left = ra_alloc1(as, lref, RSET_GPR); | |
| 605 #if LJ_32 | |
| 606 emit_fg(as, irt_isfloat(ir->t) ? MIPSI_CVT_S_W : MIPSI_CVT_D_W, | |
| 607 dest, dest); | |
| 608 emit_tg(as, MIPSI_MTC1, left, dest); | |
| 609 #else | |
| 610 MIPSIns mi = irt_isfloat(ir->t) ? | |
| 611 (st64 ? MIPSI_CVT_S_L : MIPSI_CVT_S_W) : | |
| 612 (st64 ? MIPSI_CVT_D_L : MIPSI_CVT_D_W); | |
| 613 emit_fg(as, mi, dest, dest); | |
| 614 emit_tg(as, st64 ? MIPSI_DMTC1 : MIPSI_MTC1, left, dest); | |
| 615 #endif | |
| 616 } | |
| 617 } else if (stfp) { /* FP to integer conversion. */ | |
| 618 if (irt_isguard(ir->t)) { | |
| 619 /* Checked conversions are only supported from number to int. */ | |
| 620 lj_assertA(irt_isint(ir->t) && st == IRT_NUM, | |
| 621 "bad type for checked CONV"); | |
| 622 asm_tointg(as, ir, ra_alloc1(as, lref, RSET_FPR)); | |
| 623 } else { | |
| 624 Reg dest = ra_dest(as, ir, RSET_GPR); | |
| 625 Reg left = ra_alloc1(as, lref, RSET_FPR); | |
| 626 Reg tmp = ra_scratch(as, rset_exclude(RSET_FPR, left)); | |
| 627 if (irt_isu32(ir->t)) { /* FP to U32 conversion. */ | |
| 628 /* y = (int)floor(x - 2147483648.0) ^ 0x80000000 */ | |
| 629 emit_dst(as, MIPSI_XOR, dest, dest, RID_TMP); | |
| 630 emit_ti(as, MIPSI_LUI, RID_TMP, 0x8000); | |
| 631 emit_tg(as, MIPSI_MFC1, dest, tmp); | |
| 632 emit_fg(as, st == IRT_FLOAT ? MIPSI_FLOOR_W_S : MIPSI_FLOOR_W_D, | |
| 633 tmp, tmp); | |
| 634 emit_fgh(as, st == IRT_FLOAT ? MIPSI_SUB_S : MIPSI_SUB_D, | |
| 635 tmp, left, tmp); | |
| 636 if (st == IRT_FLOAT) | |
| 637 emit_lsptr(as, MIPSI_LWC1, (tmp & 31), | |
| 638 (void *)&as->J->k32[LJ_K32_2P31], RSET_GPR); | |
| 639 else | |
| 640 emit_lsptr(as, MIPSI_LDC1, (tmp & 31), | |
| 641 (void *)&as->J->k64[LJ_K64_2P31], RSET_GPR); | |
| 642 #if LJ_64 | |
| 643 } else if (irt_isu64(ir->t)) { /* FP to U64 conversion. */ | |
| 644 MCLabel l_end; | |
| 645 emit_tg(as, MIPSI_DMFC1, dest, tmp); | |
| 646 l_end = emit_label(as); | |
| 647 /* For inputs >= 2^63 add -2^64 and convert again. */ | |
| 648 if (st == IRT_NUM) { | |
| 649 emit_fg(as, MIPSI_TRUNC_L_D, tmp, tmp); | |
| 650 emit_fgh(as, MIPSI_ADD_D, tmp, left, tmp); | |
| 651 emit_lsptr(as, MIPSI_LDC1, (tmp & 31), | |
| 652 (void *)&as->J->k64[LJ_K64_M2P64], | |
| 653 rset_exclude(RSET_GPR, dest)); | |
| 654 emit_fg(as, MIPSI_TRUNC_L_D, tmp, left); /* Delay slot. */ | |
| 655 #if !LJ_TARGET_MIPSR6 | |
| 656 emit_branch(as, MIPSI_BC1T, 0, 0, l_end); | |
| 657 emit_fgh(as, MIPSI_C_OLT_D, 0, left, tmp); | |
| 658 #else | |
| 659 emit_branch(as, MIPSI_BC1NEZ, 0, (left&31), l_end); | |
| 660 emit_fgh(as, MIPSI_CMP_LT_D, left, left, tmp); | |
| 661 #endif | |
| 662 emit_lsptr(as, MIPSI_LDC1, (tmp & 31), | |
| 663 (void *)&as->J->k64[LJ_K64_2P63], | |
| 664 rset_exclude(RSET_GPR, dest)); | |
| 665 } else { | |
| 666 emit_fg(as, MIPSI_TRUNC_L_S, tmp, tmp); | |
| 667 emit_fgh(as, MIPSI_ADD_S, tmp, left, tmp); | |
| 668 emit_lsptr(as, MIPSI_LWC1, (tmp & 31), | |
| 669 (void *)&as->J->k32[LJ_K32_M2P64], | |
| 670 rset_exclude(RSET_GPR, dest)); | |
| 671 emit_fg(as, MIPSI_TRUNC_L_S, tmp, left); /* Delay slot. */ | |
| 672 #if !LJ_TARGET_MIPSR6 | |
| 673 emit_branch(as, MIPSI_BC1T, 0, 0, l_end); | |
| 674 emit_fgh(as, MIPSI_C_OLT_S, 0, left, tmp); | |
| 675 #else | |
| 676 emit_branch(as, MIPSI_BC1NEZ, 0, (left&31), l_end); | |
| 677 emit_fgh(as, MIPSI_CMP_LT_S, left, left, tmp); | |
| 678 #endif | |
| 679 emit_lsptr(as, MIPSI_LWC1, (tmp & 31), | |
| 680 (void *)&as->J->k32[LJ_K32_2P63], | |
| 681 rset_exclude(RSET_GPR, dest)); | |
| 682 } | |
| 683 #endif | |
| 684 } else { | |
| 685 #if LJ_32 | |
| 686 emit_tg(as, MIPSI_MFC1, dest, tmp); | |
| 687 emit_fg(as, st == IRT_FLOAT ? MIPSI_TRUNC_W_S : MIPSI_TRUNC_W_D, | |
| 688 tmp, left); | |
| 689 #else | |
| 690 MIPSIns mi = irt_is64(ir->t) ? | |
| 691 (st == IRT_NUM ? MIPSI_TRUNC_L_D : MIPSI_TRUNC_L_S) : | |
| 692 (st == IRT_NUM ? MIPSI_TRUNC_W_D : MIPSI_TRUNC_W_S); | |
| 693 emit_tg(as, irt_is64(ir->t) ? MIPSI_DMFC1 : MIPSI_MFC1, dest, left); | |
| 694 emit_fg(as, mi, left, left); | |
| 695 #endif | |
| 696 } | |
| 697 } | |
| 698 } else | |
| 699 #else | |
| 700 if (irt_isfp(ir->t)) { | |
| 701 #if LJ_64 && LJ_HASFFI | |
| 702 if (stfp) { /* FP to FP conversion. */ | |
| 703 asm_callid(as, ir, irt_isnum(ir->t) ? IRCALL_softfp_f2d : | |
| 704 IRCALL_softfp_d2f); | |
| 705 } else { /* Integer to FP conversion. */ | |
| 706 IRCallID cid = ((IRT_IS64 >> st) & 1) ? | |
| 707 (irt_isnum(ir->t) ? | |
| 708 (st == IRT_I64 ? IRCALL_fp64_l2d : IRCALL_fp64_ul2d) : | |
| 709 (st == IRT_I64 ? IRCALL_fp64_l2f : IRCALL_fp64_ul2f)) : | |
| 710 (irt_isnum(ir->t) ? | |
| 711 (st == IRT_INT ? IRCALL_softfp_i2d : IRCALL_softfp_ui2d) : | |
| 712 (st == IRT_INT ? IRCALL_softfp_i2f : IRCALL_softfp_ui2f)); | |
| 713 asm_callid(as, ir, cid); | |
| 714 } | |
| 715 #else | |
| 716 asm_callid(as, ir, IRCALL_softfp_i2d); | |
| 717 #endif | |
| 718 } else if (stfp) { /* FP to integer conversion. */ | |
| 719 if (irt_isguard(ir->t)) { | |
| 720 /* Checked conversions are only supported from number to int. */ | |
| 721 lj_assertA(irt_isint(ir->t) && st == IRT_NUM, | |
| 722 "bad type for checked CONV"); | |
| 723 asm_tointg(as, ir, RID_NONE); | |
| 724 } else { | |
| 725 IRCallID cid = irt_is64(ir->t) ? | |
| 726 ((st == IRT_NUM) ? | |
| 727 (irt_isi64(ir->t) ? IRCALL_fp64_d2l : IRCALL_fp64_d2ul) : | |
| 728 (irt_isi64(ir->t) ? IRCALL_fp64_f2l : IRCALL_fp64_f2ul)) : | |
| 729 ((st == IRT_NUM) ? | |
| 730 (irt_isint(ir->t) ? IRCALL_softfp_d2i : IRCALL_softfp_d2ui) : | |
| 731 (irt_isint(ir->t) ? IRCALL_softfp_f2i : IRCALL_softfp_f2ui)); | |
| 732 asm_callid(as, ir, cid); | |
| 733 } | |
| 734 } else | |
| 735 #endif | |
| 736 #endif | |
| 737 { | |
| 738 Reg dest = ra_dest(as, ir, RSET_GPR); | |
| 739 if (st >= IRT_I8 && st <= IRT_U16) { /* Extend to 32 bit integer. */ | |
| 740 Reg left = ra_alloc1(as, ir->op1, RSET_GPR); | |
| 741 lj_assertA(irt_isint(ir->t) || irt_isu32(ir->t), "bad type for CONV EXT"); | |
| 742 if ((ir->op2 & IRCONV_SEXT)) { | |
| 743 if (LJ_64 || (as->flags & JIT_F_MIPSXXR2)) { | |
| 744 emit_dst(as, st == IRT_I8 ? MIPSI_SEB : MIPSI_SEH, dest, 0, left); | |
| 745 } else { | |
| 746 uint32_t shift = st == IRT_I8 ? 24 : 16; | |
| 747 emit_dta(as, MIPSI_SRA, dest, dest, shift); | |
| 748 emit_dta(as, MIPSI_SLL, dest, left, shift); | |
| 749 } | |
| 750 } else { | |
| 751 emit_tsi(as, MIPSI_ANDI, dest, left, | |
| 752 (int32_t)(st == IRT_U8 ? 0xff : 0xffff)); | |
| 753 } | |
| 754 } else { /* 32/64 bit integer conversions. */ | |
| 755 #if LJ_32 | |
| 756 /* Only need to handle 32/32 bit no-op (cast) on 32 bit archs. */ | |
| 757 ra_leftov(as, dest, lref); /* Do nothing, but may need to move regs. */ | |
| 758 #else | |
| 759 if (irt_is64(ir->t)) { | |
| 760 if (st64) { | |
| 761 /* 64/64 bit no-op (cast)*/ | |
| 762 ra_leftov(as, dest, lref); | |
| 763 } else { | |
| 764 Reg left = ra_alloc1(as, lref, RSET_GPR); | |
| 765 if ((ir->op2 & IRCONV_SEXT)) { /* 32 to 64 bit sign extension. */ | |
| 766 emit_dta(as, MIPSI_SLL, dest, left, 0); | |
| 767 } else { /* 32 to 64 bit zero extension. */ | |
| 768 emit_tsml(as, MIPSI_DEXT, dest, left, 31, 0); | |
| 769 } | |
| 770 } | |
| 771 } else { | |
| 772 if (st64 && !(ir->op2 & IRCONV_NONE)) { | |
| 773 /* This is either a 32 bit reg/reg mov which zeroes the hiword | |
| 774 ** or a load of the loword from a 64 bit address. | |
| 775 */ | |
| 776 Reg left = ra_alloc1(as, lref, RSET_GPR); | |
| 777 emit_tsml(as, MIPSI_DEXT, dest, left, 31, 0); | |
| 778 } else { /* 32/32 bit no-op (cast). */ | |
| 779 /* Do nothing, but may need to move regs. */ | |
| 780 ra_leftov(as, dest, lref); | |
| 781 } | |
| 782 } | |
| 783 #endif | |
| 784 } | |
| 785 } | |
| 786 } | |
| 787 | |
| 788 static void asm_strto(ASMState *as, IRIns *ir) | |
| 789 { | |
| 790 const CCallInfo *ci = &lj_ir_callinfo[IRCALL_lj_strscan_num]; | |
| 791 IRRef args[2]; | |
| 792 int32_t ofs = 0; | |
| 793 #if LJ_SOFTFP32 | |
| 794 ra_evictset(as, RSET_SCRATCH); | |
| 795 if (ra_used(ir)) { | |
| 796 if (ra_hasspill(ir->s) && ra_hasspill((ir+1)->s) && | |
| 797 (ir->s & 1) == LJ_BE && (ir->s ^ 1) == (ir+1)->s) { | |
| 798 int i; | |
| 799 for (i = 0; i < 2; i++) { | |
| 800 Reg r = (ir+i)->r; | |
| 801 if (ra_hasreg(r)) { | |
| 802 ra_free(as, r); | |
| 803 ra_modified(as, r); | |
| 804 emit_spload(as, ir+i, r, sps_scale((ir+i)->s)); | |
| 805 } | |
| 806 } | |
| 807 ofs = sps_scale(ir->s & ~1); | |
| 808 } else { | |
| 809 Reg rhi = ra_dest(as, ir+1, RSET_GPR); | |
| 810 Reg rlo = ra_dest(as, ir, rset_exclude(RSET_GPR, rhi)); | |
| 811 emit_tsi(as, MIPSI_LW, rhi, RID_SP, ofs+(LJ_BE?0:4)); | |
| 812 emit_tsi(as, MIPSI_LW, rlo, RID_SP, ofs+(LJ_BE?4:0)); | |
| 813 } | |
| 814 } | |
| 815 #else | |
| 816 RegSet drop = RSET_SCRATCH; | |
| 817 if (ra_hasreg(ir->r)) rset_set(drop, ir->r); /* Spill dest reg (if any). */ | |
| 818 ra_evictset(as, drop); | |
| 819 ofs = sps_scale(ir->s); | |
| 820 #endif | |
| 821 asm_guard(as, MIPSI_BEQ, RID_RET, RID_ZERO); /* Test return status. */ | |
| 822 args[0] = ir->op1; /* GCstr *str */ | |
| 823 args[1] = ASMREF_TMP1; /* TValue *n */ | |
| 824 asm_gencall(as, ci, args); | |
| 825 /* Store the result to the spill slot or temp slots. */ | |
| 826 emit_tsi(as, MIPSI_AADDIU, ra_releasetmp(as, ASMREF_TMP1), | |
| 827 RID_SP, ofs); | |
| 828 } | |
| 829 | |
| 830 /* -- Memory references --------------------------------------------------- */ | |
| 831 | |
| 832 #if LJ_64 | |
| 833 /* Store tagged value for ref at base+ofs. */ | |
| 834 static void asm_tvstore64(ASMState *as, Reg base, int32_t ofs, IRRef ref) | |
| 835 { | |
| 836 RegSet allow = rset_exclude(RSET_GPR, base); | |
| 837 IRIns *ir = IR(ref); | |
| 838 lj_assertA(irt_ispri(ir->t) || irt_isaddr(ir->t) || irt_isinteger(ir->t), | |
| 839 "store of IR type %d", irt_type(ir->t)); | |
| 840 if (irref_isk(ref)) { | |
| 841 TValue k; | |
| 842 lj_ir_kvalue(as->J->L, &k, ir); | |
| 843 emit_tsi(as, MIPSI_SD, ra_allock(as, (int64_t)k.u64, allow), base, ofs); | |
| 844 } else { | |
| 845 Reg src = ra_alloc1(as, ref, allow); | |
| 846 Reg type = ra_allock(as, (int64_t)irt_toitype(ir->t) << 47, | |
| 847 rset_exclude(allow, src)); | |
| 848 emit_tsi(as, MIPSI_SD, RID_TMP, base, ofs); | |
| 849 if (irt_isinteger(ir->t)) { | |
| 850 emit_dst(as, MIPSI_DADDU, RID_TMP, RID_TMP, type); | |
| 851 emit_tsml(as, MIPSI_DEXT, RID_TMP, src, 31, 0); | |
| 852 } else { | |
| 853 emit_dst(as, MIPSI_DADDU, RID_TMP, src, type); | |
| 854 } | |
| 855 } | |
| 856 } | |
| 857 #endif | |
| 858 | |
| 859 /* Get pointer to TValue. */ | |
| 860 static void asm_tvptr(ASMState *as, Reg dest, IRRef ref, MSize mode) | |
| 861 { | |
| 862 int32_t tmpofs = (int32_t)(offsetof(global_State, tmptv)-32768); | |
| 863 if ((mode & IRTMPREF_IN1)) { | |
| 864 IRIns *ir = IR(ref); | |
| 865 if (irt_isnum(ir->t)) { | |
| 866 if ((mode & IRTMPREF_OUT1)) { | |
| 867 #if LJ_SOFTFP | |
| 868 emit_tsi(as, MIPSI_AADDIU, dest, RID_JGL, tmpofs); | |
| 869 #if LJ_64 | |
| 870 emit_setgl(as, ra_alloc1(as, ref, RSET_GPR), tmptv.u64); | |
| 871 #else | |
| 872 lj_assertA(irref_isk(ref), "unsplit FP op"); | |
| 873 emit_setgl(as, | |
| 874 ra_allock(as, (int32_t)ir_knum(ir)->u32.lo, RSET_GPR), | |
| 875 tmptv.u32.lo); | |
| 876 emit_setgl(as, | |
| 877 ra_allock(as, (int32_t)ir_knum(ir)->u32.hi, RSET_GPR), | |
| 878 tmptv.u32.hi); | |
| 879 #endif | |
| 880 #else | |
| 881 Reg src = ra_alloc1(as, ref, RSET_FPR); | |
| 882 emit_tsi(as, MIPSI_AADDIU, dest, RID_JGL, tmpofs); | |
| 883 emit_tsi(as, MIPSI_SDC1, (src & 31), RID_JGL, tmpofs); | |
| 884 #endif | |
| 885 } else if (irref_isk(ref)) { | |
| 886 /* Use the number constant itself as a TValue. */ | |
| 887 ra_allockreg(as, igcptr(ir_knum(ir)), dest); | |
| 888 } else { | |
| 889 #if LJ_SOFTFP32 | |
| 890 lj_assertA(0, "unsplit FP op"); | |
| 891 #else | |
| 892 /* Otherwise force a spill and use the spill slot. */ | |
| 893 emit_tsi(as, MIPSI_AADDIU, dest, RID_SP, ra_spill(as, ir)); | |
| 894 #endif | |
| 895 } | |
| 896 } else { | |
| 897 /* Otherwise use g->tmptv to hold the TValue. */ | |
| 898 #if LJ_32 | |
| 899 Reg type; | |
| 900 emit_tsi(as, MIPSI_ADDIU, dest, RID_JGL, tmpofs); | |
| 901 if (!irt_ispri(ir->t)) { | |
| 902 Reg src = ra_alloc1(as, ref, RSET_GPR); | |
| 903 emit_setgl(as, src, tmptv.gcr); | |
| 904 } | |
| 905 if (LJ_SOFTFP && (ir+1)->o == IR_HIOP && !irt_isnil((ir+1)->t)) | |
| 906 type = ra_alloc1(as, ref+1, RSET_GPR); | |
| 907 else | |
| 908 type = ra_allock(as, (int32_t)irt_toitype(ir->t), RSET_GPR); | |
| 909 emit_setgl(as, type, tmptv.it); | |
| 910 #else | |
| 911 asm_tvstore64(as, dest, 0, ref); | |
| 912 emit_tsi(as, MIPSI_DADDIU, dest, RID_JGL, tmpofs); | |
| 913 #endif | |
| 914 } | |
| 915 } else { | |
| 916 emit_tsi(as, MIPSI_AADDIU, dest, RID_JGL, tmpofs); | |
| 917 } | |
| 918 } | |
| 919 | |
| 920 static void asm_aref(ASMState *as, IRIns *ir) | |
| 921 { | |
| 922 Reg dest = ra_dest(as, ir, RSET_GPR); | |
| 923 Reg idx, base; | |
| 924 if (irref_isk(ir->op2)) { | |
| 925 IRRef tab = IR(ir->op1)->op1; | |
| 926 int32_t ofs = asm_fuseabase(as, tab); | |
| 927 IRRef refa = ofs ? tab : ir->op1; | |
| 928 ofs += 8*IR(ir->op2)->i; | |
| 929 if (checki16(ofs)) { | |
| 930 base = ra_alloc1(as, refa, RSET_GPR); | |
| 931 emit_tsi(as, MIPSI_AADDIU, dest, base, ofs); | |
| 932 return; | |
| 933 } | |
| 934 } | |
| 935 base = ra_alloc1(as, ir->op1, RSET_GPR); | |
| 936 idx = ra_alloc1(as, ir->op2, rset_exclude(RSET_GPR, base)); | |
| 937 #if !LJ_TARGET_MIPSR6 | |
| 938 emit_dst(as, MIPSI_AADDU, dest, RID_TMP, base); | |
| 939 emit_dta(as, MIPSI_SLL, RID_TMP, idx, 3); | |
| 940 #else | |
| 941 emit_dst(as, MIPSI_ALSA | MIPSF_A(3-1), dest, idx, base); | |
| 942 #endif | |
| 943 } | |
| 944 | |
| 945 /* Inlined hash lookup. Specialized for key type and for const keys. | |
| 946 ** The equivalent C code is: | |
| 947 ** Node *n = hashkey(t, key); | |
| 948 ** do { | |
| 949 ** if (lj_obj_equal(&n->key, key)) return &n->val; | |
| 950 ** } while ((n = nextnode(n))); | |
| 951 ** return niltv(L); | |
| 952 */ | |
| 953 static void asm_href(ASMState *as, IRIns *ir, IROp merge) | |
| 954 { | |
| 955 RegSet allow = RSET_GPR; | |
| 956 int destused = ra_used(ir); | |
| 957 Reg dest = ra_dest(as, ir, allow); | |
| 958 Reg tab = ra_alloc1(as, ir->op1, rset_clear(allow, dest)); | |
| 959 Reg key = RID_NONE, type = RID_NONE, tmpnum = RID_NONE, tmp1 = RID_TMP, tmp2; | |
| 960 #if LJ_64 | |
| 961 Reg cmp64 = RID_NONE; | |
| 962 #endif | |
| 963 IRRef refkey = ir->op2; | |
| 964 IRIns *irkey = IR(refkey); | |
| 965 int isk = irref_isk(refkey); | |
| 966 IRType1 kt = irkey->t; | |
| 967 uint32_t khash; | |
| 968 MCLabel l_end, l_loop, l_next; | |
| 969 | |
| 970 rset_clear(allow, tab); | |
| 971 if (!LJ_SOFTFP && irt_isnum(kt)) { | |
| 972 key = ra_alloc1(as, refkey, RSET_FPR); | |
| 973 tmpnum = ra_scratch(as, rset_exclude(RSET_FPR, key)); | |
| 974 } else { | |
| 975 if (!irt_ispri(kt)) { | |
| 976 key = ra_alloc1(as, refkey, allow); | |
| 977 rset_clear(allow, key); | |
| 978 } | |
| 979 #if LJ_32 | |
| 980 if (LJ_SOFTFP && irkey[1].o == IR_HIOP) { | |
| 981 if (ra_hasreg((irkey+1)->r)) { | |
| 982 type = tmpnum = (irkey+1)->r; | |
| 983 tmp1 = ra_scratch(as, allow); | |
| 984 rset_clear(allow, tmp1); | |
| 985 ra_noweak(as, tmpnum); | |
| 986 } else { | |
| 987 type = tmpnum = ra_allocref(as, refkey+1, allow); | |
| 988 } | |
| 989 rset_clear(allow, tmpnum); | |
| 990 } else { | |
| 991 type = ra_allock(as, (int32_t)irt_toitype(kt), allow); | |
| 992 rset_clear(allow, type); | |
| 993 } | |
| 994 #endif | |
| 995 } | |
| 996 tmp2 = ra_scratch(as, allow); | |
| 997 rset_clear(allow, tmp2); | |
| 998 #if LJ_64 | |
| 999 if (LJ_SOFTFP || !irt_isnum(kt)) { | |
| 1000 /* Allocate cmp64 register used for 64-bit comparisons */ | |
| 1001 if (LJ_SOFTFP && irt_isnum(kt)) { | |
| 1002 cmp64 = key; | |
| 1003 } else if (!isk && irt_isaddr(kt)) { | |
| 1004 cmp64 = tmp2; | |
| 1005 } else { | |
| 1006 int64_t k; | |
| 1007 if (isk && irt_isaddr(kt)) { | |
| 1008 k = ((int64_t)irt_toitype(kt) << 47) | irkey[1].tv.u64; | |
| 1009 } else { | |
| 1010 lj_assertA(irt_ispri(kt) && !irt_isnil(kt), "bad HREF key type"); | |
| 1011 k = ~((int64_t)~irt_toitype(kt) << 47); | |
| 1012 } | |
| 1013 cmp64 = ra_allock(as, k, allow); | |
| 1014 rset_clear(allow, cmp64); | |
| 1015 } | |
| 1016 } | |
| 1017 #endif | |
| 1018 | |
| 1019 /* Key not found in chain: jump to exit (if merged) or load niltv. */ | |
| 1020 l_end = emit_label(as); | |
| 1021 as->invmcp = NULL; | |
| 1022 if (merge == IR_NE) | |
| 1023 asm_guard(as, MIPSI_B, RID_ZERO, RID_ZERO); | |
| 1024 else if (destused) | |
| 1025 emit_loada(as, dest, niltvg(J2G(as->J))); | |
| 1026 /* Follow hash chain until the end. */ | |
| 1027 emit_move(as, dest, tmp1); | |
| 1028 l_loop = --as->mcp; | |
| 1029 emit_tsi(as, MIPSI_AL, tmp1, dest, (int32_t)offsetof(Node, next)); | |
| 1030 l_next = emit_label(as); | |
| 1031 | |
| 1032 /* Type and value comparison. */ | |
| 1033 if (merge == IR_EQ) { /* Must match asm_guard(). */ | |
| 1034 emit_ti(as, MIPSI_LI, RID_TMP, as->snapno); | |
| 1035 l_end = asm_exitstub_addr(as); | |
| 1036 } | |
| 1037 if (!LJ_SOFTFP && irt_isnum(kt)) { | |
| 1038 #if !LJ_TARGET_MIPSR6 | |
| 1039 emit_branch(as, MIPSI_BC1T, 0, 0, l_end); | |
| 1040 emit_fgh(as, MIPSI_C_EQ_D, 0, tmpnum, key); | |
| 1041 #else | |
| 1042 emit_branch(as, MIPSI_BC1NEZ, 0, (tmpnum&31), l_end); | |
| 1043 emit_fgh(as, MIPSI_CMP_EQ_D, tmpnum, tmpnum, key); | |
| 1044 #endif | |
| 1045 *--as->mcp = MIPSI_NOP; /* Avoid NaN comparison overhead. */ | |
| 1046 emit_branch(as, MIPSI_BEQ, tmp1, RID_ZERO, l_next); | |
| 1047 emit_tsi(as, MIPSI_SLTIU, tmp1, tmp1, (int32_t)LJ_TISNUM); | |
| 1048 #if LJ_32 | |
| 1049 emit_hsi(as, MIPSI_LDC1, tmpnum, dest, (int32_t)offsetof(Node, key.n)); | |
| 1050 } else { | |
| 1051 if (irt_ispri(kt)) { | |
| 1052 emit_branch(as, MIPSI_BEQ, tmp1, type, l_end); | |
| 1053 } else { | |
| 1054 emit_branch(as, MIPSI_BEQ, tmp2, key, l_end); | |
| 1055 emit_tsi(as, MIPSI_LW, tmp2, dest, (int32_t)offsetof(Node, key.gcr)); | |
| 1056 emit_branch(as, MIPSI_BNE, tmp1, type, l_next); | |
| 1057 } | |
| 1058 } | |
| 1059 emit_tsi(as, MIPSI_LW, tmp1, dest, (int32_t)offsetof(Node, key.it)); | |
| 1060 *l_loop = MIPSI_BNE | MIPSF_S(tmp1) | ((as->mcp-l_loop-1) & 0xffffu); | |
| 1061 #else | |
| 1062 emit_dta(as, MIPSI_DSRA32, tmp1, tmp1, 15); | |
| 1063 emit_tg(as, MIPSI_DMTC1, tmp1, tmpnum); | |
| 1064 emit_tsi(as, MIPSI_LD, tmp1, dest, (int32_t)offsetof(Node, key.u64)); | |
| 1065 } else { | |
| 1066 emit_branch(as, MIPSI_BEQ, tmp1, cmp64, l_end); | |
| 1067 emit_tsi(as, MIPSI_LD, tmp1, dest, (int32_t)offsetof(Node, key.u64)); | |
| 1068 } | |
| 1069 *l_loop = MIPSI_BNE | MIPSF_S(tmp1) | ((as->mcp-l_loop-1) & 0xffffu); | |
| 1070 if (!isk && irt_isaddr(kt)) { | |
| 1071 type = ra_allock(as, (int64_t)irt_toitype(kt) << 47, allow); | |
| 1072 emit_dst(as, MIPSI_DADDU, tmp2, key, type); | |
| 1073 rset_clear(allow, type); | |
| 1074 } | |
| 1075 #endif | |
| 1076 | |
| 1077 /* Load main position relative to tab->node into dest. */ | |
| 1078 khash = isk ? ir_khash(as, irkey) : 1; | |
| 1079 if (khash == 0) { | |
| 1080 emit_tsi(as, MIPSI_AL, dest, tab, (int32_t)offsetof(GCtab, node)); | |
| 1081 } else { | |
| 1082 Reg tmphash = tmp1; | |
| 1083 if (isk) | |
| 1084 tmphash = ra_allock(as, khash, allow); | |
| 1085 emit_dst(as, MIPSI_AADDU, dest, dest, tmp1); | |
| 1086 lj_assertA(sizeof(Node) == 24, "bad Node size"); | |
| 1087 emit_dst(as, MIPSI_SUBU, tmp1, tmp2, tmp1); | |
| 1088 emit_dta(as, MIPSI_SLL, tmp1, tmp1, 3); | |
| 1089 emit_dta(as, MIPSI_SLL, tmp2, tmp1, 5); | |
| 1090 emit_dst(as, MIPSI_AND, tmp1, tmp2, tmphash); | |
| 1091 emit_tsi(as, MIPSI_AL, dest, tab, (int32_t)offsetof(GCtab, node)); | |
| 1092 emit_tsi(as, MIPSI_LW, tmp2, tab, (int32_t)offsetof(GCtab, hmask)); | |
| 1093 if (isk) { | |
| 1094 /* Nothing to do. */ | |
| 1095 } else if (irt_isstr(kt)) { | |
| 1096 emit_tsi(as, MIPSI_LW, tmp1, key, (int32_t)offsetof(GCstr, sid)); | |
| 1097 } else { /* Must match with hash*() in lj_tab.c. */ | |
| 1098 emit_dst(as, MIPSI_SUBU, tmp1, tmp1, tmp2); | |
| 1099 emit_rotr(as, tmp2, tmp2, dest, (-HASH_ROT3)&31); | |
| 1100 emit_dst(as, MIPSI_XOR, tmp1, tmp1, tmp2); | |
| 1101 emit_rotr(as, tmp1, tmp1, dest, (-HASH_ROT2-HASH_ROT1)&31); | |
| 1102 emit_dst(as, MIPSI_SUBU, tmp2, tmp2, dest); | |
| 1103 #if LJ_32 | |
| 1104 if (LJ_SOFTFP ? (irkey[1].o == IR_HIOP) : irt_isnum(kt)) { | |
| 1105 emit_dst(as, MIPSI_XOR, tmp2, tmp2, tmp1); | |
| 1106 if ((as->flags & JIT_F_MIPSXXR2)) { | |
| 1107 emit_dta(as, MIPSI_ROTR, dest, tmp1, (-HASH_ROT1)&31); | |
| 1108 } else { | |
| 1109 emit_dst(as, MIPSI_OR, dest, dest, tmp1); | |
| 1110 emit_dta(as, MIPSI_SLL, tmp1, tmp1, HASH_ROT1); | |
| 1111 emit_dta(as, MIPSI_SRL, dest, tmp1, (-HASH_ROT1)&31); | |
| 1112 } | |
| 1113 emit_dst(as, MIPSI_ADDU, tmp1, tmp1, tmp1); | |
| 1114 #if LJ_SOFTFP | |
| 1115 emit_ds(as, MIPSI_MOVE, tmp1, type); | |
| 1116 emit_ds(as, MIPSI_MOVE, tmp2, key); | |
| 1117 #else | |
| 1118 emit_tg(as, MIPSI_MFC1, tmp2, key); | |
| 1119 emit_tg(as, MIPSI_MFC1, tmp1, key+1); | |
| 1120 #endif | |
| 1121 } else { | |
| 1122 emit_dst(as, MIPSI_XOR, tmp2, key, tmp1); | |
| 1123 emit_rotr(as, dest, tmp1, tmp2, (-HASH_ROT1)&31); | |
| 1124 emit_dst(as, MIPSI_ADDU, tmp1, key, ra_allock(as, HASH_BIAS, allow)); | |
| 1125 } | |
| 1126 #else | |
| 1127 emit_dst(as, MIPSI_XOR, tmp2, tmp2, tmp1); | |
| 1128 emit_dta(as, MIPSI_ROTR, dest, tmp1, (-HASH_ROT1)&31); | |
| 1129 if (irt_isnum(kt)) { | |
| 1130 emit_dst(as, MIPSI_ADDU, tmp1, tmp1, tmp1); | |
| 1131 emit_dta(as, MIPSI_DSRA32, tmp1, LJ_SOFTFP ? key : tmp1, 0); | |
| 1132 emit_dta(as, MIPSI_SLL, tmp2, LJ_SOFTFP ? key : tmp1, 0); | |
| 1133 #if !LJ_SOFTFP | |
| 1134 emit_tg(as, MIPSI_DMFC1, tmp1, key); | |
| 1135 #endif | |
| 1136 } else { | |
| 1137 checkmclim(as); | |
| 1138 emit_dta(as, MIPSI_DSRA32, tmp1, tmp1, 0); | |
| 1139 emit_dta(as, MIPSI_SLL, tmp2, key, 0); | |
| 1140 emit_dst(as, MIPSI_DADDU, tmp1, key, type); | |
| 1141 } | |
| 1142 #endif | |
| 1143 } | |
| 1144 } | |
| 1145 } | |
| 1146 | |
| 1147 static void asm_hrefk(ASMState *as, IRIns *ir) | |
| 1148 { | |
| 1149 IRIns *kslot = IR(ir->op2); | |
| 1150 IRIns *irkey = IR(kslot->op1); | |
| 1151 int32_t ofs = (int32_t)(kslot->op2 * sizeof(Node)); | |
| 1152 int32_t kofs = ofs + (int32_t)offsetof(Node, key); | |
| 1153 Reg dest = (ra_used(ir)||ofs > 32736) ? ra_dest(as, ir, RSET_GPR) : RID_NONE; | |
| 1154 Reg node = ra_alloc1(as, ir->op1, RSET_GPR); | |
| 1155 RegSet allow = rset_exclude(RSET_GPR, node); | |
| 1156 Reg idx = node; | |
| 1157 #if LJ_32 | |
| 1158 Reg key = RID_NONE, type = RID_TMP; | |
| 1159 int32_t lo, hi; | |
| 1160 #else | |
| 1161 Reg key = ra_scratch(as, allow); | |
| 1162 int64_t k; | |
| 1163 #endif | |
| 1164 lj_assertA(ofs % sizeof(Node) == 0, "unaligned HREFK slot"); | |
| 1165 if (ofs > 32736) { | |
| 1166 idx = dest; | |
| 1167 rset_clear(allow, dest); | |
| 1168 kofs = (int32_t)offsetof(Node, key); | |
| 1169 } else if (ra_hasreg(dest)) { | |
| 1170 emit_tsi(as, MIPSI_AADDIU, dest, node, ofs); | |
| 1171 } | |
| 1172 #if LJ_32 | |
| 1173 if (!irt_ispri(irkey->t)) { | |
| 1174 key = ra_scratch(as, allow); | |
| 1175 rset_clear(allow, key); | |
| 1176 } | |
| 1177 if (irt_isnum(irkey->t)) { | |
| 1178 lo = (int32_t)ir_knum(irkey)->u32.lo; | |
| 1179 hi = (int32_t)ir_knum(irkey)->u32.hi; | |
| 1180 } else { | |
| 1181 lo = irkey->i; | |
| 1182 hi = irt_toitype(irkey->t); | |
| 1183 if (!ra_hasreg(key)) | |
| 1184 goto nolo; | |
| 1185 } | |
| 1186 asm_guard(as, MIPSI_BNE, key, lo ? ra_allock(as, lo, allow) : RID_ZERO); | |
| 1187 nolo: | |
| 1188 asm_guard(as, MIPSI_BNE, type, hi ? ra_allock(as, hi, allow) : RID_ZERO); | |
| 1189 if (ra_hasreg(key)) emit_tsi(as, MIPSI_LW, key, idx, kofs+(LJ_BE?4:0)); | |
| 1190 emit_tsi(as, MIPSI_LW, type, idx, kofs+(LJ_BE?0:4)); | |
| 1191 #else | |
| 1192 if (irt_ispri(irkey->t)) { | |
| 1193 lj_assertA(!irt_isnil(irkey->t), "bad HREFK key type"); | |
| 1194 k = ~((int64_t)~irt_toitype(irkey->t) << 47); | |
| 1195 } else if (irt_isnum(irkey->t)) { | |
| 1196 k = (int64_t)ir_knum(irkey)->u64; | |
| 1197 } else { | |
| 1198 k = ((int64_t)irt_toitype(irkey->t) << 47) | (int64_t)ir_kgc(irkey); | |
| 1199 } | |
| 1200 asm_guard(as, MIPSI_BNE, key, ra_allock(as, k, allow)); | |
| 1201 emit_tsi(as, MIPSI_LD, key, idx, kofs); | |
| 1202 #endif | |
| 1203 if (ofs > 32736) | |
| 1204 emit_tsi(as, MIPSI_AADDU, dest, node, ra_allock(as, ofs, allow)); | |
| 1205 } | |
| 1206 | |
| 1207 static void asm_uref(ASMState *as, IRIns *ir) | |
| 1208 { | |
| 1209 Reg dest = ra_dest(as, ir, RSET_GPR); | |
| 1210 if (irref_isk(ir->op1)) { | |
| 1211 GCfunc *fn = ir_kfunc(IR(ir->op1)); | |
| 1212 MRef *v = &gcref(fn->l.uvptr[(ir->op2 >> 8)])->uv.v; | |
| 1213 emit_lsptr(as, MIPSI_AL, dest, v, RSET_GPR); | |
| 1214 } else { | |
| 1215 Reg uv = ra_scratch(as, RSET_GPR); | |
| 1216 Reg func = ra_alloc1(as, ir->op1, RSET_GPR); | |
| 1217 if (ir->o == IR_UREFC) { | |
| 1218 asm_guard(as, MIPSI_BEQ, RID_TMP, RID_ZERO); | |
| 1219 emit_tsi(as, MIPSI_AADDIU, dest, uv, (int32_t)offsetof(GCupval, tv)); | |
| 1220 emit_tsi(as, MIPSI_LBU, RID_TMP, uv, (int32_t)offsetof(GCupval, closed)); | |
| 1221 } else { | |
| 1222 emit_tsi(as, MIPSI_AL, dest, uv, (int32_t)offsetof(GCupval, v)); | |
| 1223 } | |
| 1224 emit_tsi(as, MIPSI_AL, uv, func, (int32_t)offsetof(GCfuncL, uvptr) + | |
| 1225 (int32_t)sizeof(MRef) * (int32_t)(ir->op2 >> 8)); | |
| 1226 } | |
| 1227 } | |
| 1228 | |
| 1229 static void asm_fref(ASMState *as, IRIns *ir) | |
| 1230 { | |
| 1231 UNUSED(as); UNUSED(ir); | |
| 1232 lj_assertA(!ra_used(ir), "unfused FREF"); | |
| 1233 } | |
| 1234 | |
| 1235 static void asm_strref(ASMState *as, IRIns *ir) | |
| 1236 { | |
| 1237 #if LJ_32 | |
| 1238 Reg dest = ra_dest(as, ir, RSET_GPR); | |
| 1239 IRRef ref = ir->op2, refk = ir->op1; | |
| 1240 int32_t ofs = (int32_t)sizeof(GCstr); | |
| 1241 Reg r; | |
| 1242 if (irref_isk(ref)) { | |
| 1243 IRRef tmp = refk; refk = ref; ref = tmp; | |
| 1244 } else if (!irref_isk(refk)) { | |
| 1245 Reg right, left = ra_alloc1(as, ir->op1, RSET_GPR); | |
| 1246 IRIns *irr = IR(ir->op2); | |
| 1247 if (ra_hasreg(irr->r)) { | |
| 1248 ra_noweak(as, irr->r); | |
| 1249 right = irr->r; | |
| 1250 } else if (mayfuse(as, irr->op2) && | |
| 1251 irr->o == IR_ADD && irref_isk(irr->op2) && | |
| 1252 checki16(ofs + IR(irr->op2)->i)) { | |
| 1253 ofs += IR(irr->op2)->i; | |
| 1254 right = ra_alloc1(as, irr->op1, rset_exclude(RSET_GPR, left)); | |
| 1255 } else { | |
| 1256 right = ra_allocref(as, ir->op2, rset_exclude(RSET_GPR, left)); | |
| 1257 } | |
| 1258 emit_tsi(as, MIPSI_ADDIU, dest, dest, ofs); | |
| 1259 emit_dst(as, MIPSI_ADDU, dest, left, right); | |
| 1260 return; | |
| 1261 } | |
| 1262 r = ra_alloc1(as, ref, RSET_GPR); | |
| 1263 ofs += IR(refk)->i; | |
| 1264 if (checki16(ofs)) | |
| 1265 emit_tsi(as, MIPSI_ADDIU, dest, r, ofs); | |
| 1266 else | |
| 1267 emit_dst(as, MIPSI_ADDU, dest, r, | |
| 1268 ra_allock(as, ofs, rset_exclude(RSET_GPR, r))); | |
| 1269 #else | |
| 1270 RegSet allow = RSET_GPR; | |
| 1271 Reg dest = ra_dest(as, ir, allow); | |
| 1272 Reg base = ra_alloc1(as, ir->op1, allow); | |
| 1273 IRIns *irr = IR(ir->op2); | |
| 1274 int32_t ofs = sizeof(GCstr); | |
| 1275 rset_clear(allow, base); | |
| 1276 if (irref_isk(ir->op2) && checki16(ofs + irr->i)) { | |
| 1277 emit_tsi(as, MIPSI_DADDIU, dest, base, ofs + irr->i); | |
| 1278 } else { | |
| 1279 emit_tsi(as, MIPSI_DADDIU, dest, dest, ofs); | |
| 1280 emit_dst(as, MIPSI_DADDU, dest, base, ra_alloc1(as, ir->op2, allow)); | |
| 1281 } | |
| 1282 #endif | |
| 1283 } | |
| 1284 | |
| 1285 /* -- Loads and stores ---------------------------------------------------- */ | |
| 1286 | |
| 1287 static MIPSIns asm_fxloadins(ASMState *as, IRIns *ir) | |
| 1288 { | |
| 1289 UNUSED(as); | |
| 1290 switch (irt_type(ir->t)) { | |
| 1291 case IRT_I8: return MIPSI_LB; | |
| 1292 case IRT_U8: return MIPSI_LBU; | |
| 1293 case IRT_I16: return MIPSI_LH; | |
| 1294 case IRT_U16: return MIPSI_LHU; | |
| 1295 case IRT_NUM: | |
| 1296 lj_assertA(!LJ_SOFTFP32, "unsplit FP op"); | |
| 1297 if (!LJ_SOFTFP) return MIPSI_LDC1; | |
| 1298 /* fallthrough */ | |
| 1299 case IRT_FLOAT: if (!LJ_SOFTFP) return MIPSI_LWC1; | |
| 1300 /* fallthrough */ | |
| 1301 default: return (LJ_64 && irt_is64(ir->t)) ? MIPSI_LD : MIPSI_LW; | |
| 1302 } | |
| 1303 } | |
| 1304 | |
| 1305 static MIPSIns asm_fxstoreins(ASMState *as, IRIns *ir) | |
| 1306 { | |
| 1307 UNUSED(as); | |
| 1308 switch (irt_type(ir->t)) { | |
| 1309 case IRT_I8: case IRT_U8: return MIPSI_SB; | |
| 1310 case IRT_I16: case IRT_U16: return MIPSI_SH; | |
| 1311 case IRT_NUM: | |
| 1312 lj_assertA(!LJ_SOFTFP32, "unsplit FP op"); | |
| 1313 if (!LJ_SOFTFP) return MIPSI_SDC1; | |
| 1314 /* fallthrough */ | |
| 1315 case IRT_FLOAT: if (!LJ_SOFTFP) return MIPSI_SWC1; | |
| 1316 /* fallthrough */ | |
| 1317 default: return (LJ_64 && irt_is64(ir->t)) ? MIPSI_SD : MIPSI_SW; | |
| 1318 } | |
| 1319 } | |
| 1320 | |
| 1321 static void asm_fload(ASMState *as, IRIns *ir) | |
| 1322 { | |
| 1323 Reg dest = ra_dest(as, ir, RSET_GPR); | |
| 1324 MIPSIns mi = asm_fxloadins(as, ir); | |
| 1325 Reg idx; | |
| 1326 int32_t ofs; | |
| 1327 if (ir->op1 == REF_NIL) { /* FLOAD from GG_State with offset. */ | |
| 1328 idx = RID_JGL; | |
| 1329 ofs = (ir->op2 << 2) - 32768 - GG_OFS(g); | |
| 1330 } else { | |
| 1331 idx = ra_alloc1(as, ir->op1, RSET_GPR); | |
| 1332 if (ir->op2 == IRFL_TAB_ARRAY) { | |
| 1333 ofs = asm_fuseabase(as, ir->op1); | |
| 1334 if (ofs) { /* Turn the t->array load into an add for colocated arrays. */ | |
| 1335 emit_tsi(as, MIPSI_AADDIU, dest, idx, ofs); | |
| 1336 return; | |
| 1337 } | |
| 1338 } | |
| 1339 ofs = field_ofs[ir->op2]; | |
| 1340 lj_assertA(!irt_isfp(ir->t), "bad FP FLOAD"); | |
| 1341 } | |
| 1342 emit_tsi(as, mi, dest, idx, ofs); | |
| 1343 } | |
| 1344 | |
| 1345 static void asm_fstore(ASMState *as, IRIns *ir) | |
| 1346 { | |
| 1347 if (ir->r != RID_SINK) { | |
| 1348 Reg src = ra_alloc1z(as, ir->op2, RSET_GPR); | |
| 1349 IRIns *irf = IR(ir->op1); | |
| 1350 Reg idx = ra_alloc1(as, irf->op1, rset_exclude(RSET_GPR, src)); | |
| 1351 int32_t ofs = field_ofs[irf->op2]; | |
| 1352 MIPSIns mi = asm_fxstoreins(as, ir); | |
| 1353 lj_assertA(!irt_isfp(ir->t), "bad FP FSTORE"); | |
| 1354 emit_tsi(as, mi, src, idx, ofs); | |
| 1355 } | |
| 1356 } | |
| 1357 | |
| 1358 static void asm_xload(ASMState *as, IRIns *ir) | |
| 1359 { | |
| 1360 Reg dest = ra_dest(as, ir, | |
| 1361 (!LJ_SOFTFP && irt_isfp(ir->t)) ? RSET_FPR : RSET_GPR); | |
| 1362 lj_assertA(LJ_TARGET_UNALIGNED || !(ir->op2 & IRXLOAD_UNALIGNED), | |
| 1363 "unaligned XLOAD"); | |
| 1364 asm_fusexref(as, asm_fxloadins(as, ir), dest, ir->op1, RSET_GPR, 0); | |
| 1365 } | |
| 1366 | |
| 1367 static void asm_xstore_(ASMState *as, IRIns *ir, int32_t ofs) | |
| 1368 { | |
| 1369 if (ir->r != RID_SINK) { | |
| 1370 Reg src = ra_alloc1z(as, ir->op2, | |
| 1371 (!LJ_SOFTFP && irt_isfp(ir->t)) ? RSET_FPR : RSET_GPR); | |
| 1372 asm_fusexref(as, asm_fxstoreins(as, ir), src, ir->op1, | |
| 1373 rset_exclude(RSET_GPR, src), ofs); | |
| 1374 } | |
| 1375 } | |
| 1376 | |
| 1377 #define asm_xstore(as, ir) asm_xstore_(as, ir, 0) | |
| 1378 | |
| 1379 static void asm_ahuvload(ASMState *as, IRIns *ir) | |
| 1380 { | |
| 1381 int hiop = (LJ_SOFTFP32 && (ir+1)->o == IR_HIOP); | |
| 1382 Reg dest = RID_NONE, type = RID_TMP, idx; | |
| 1383 RegSet allow = RSET_GPR; | |
| 1384 int32_t ofs = 0; | |
| 1385 IRType1 t = ir->t; | |
| 1386 if (hiop) { | |
| 1387 t.irt = IRT_NUM; | |
| 1388 if (ra_used(ir+1)) { | |
| 1389 type = ra_dest(as, ir+1, allow); | |
| 1390 rset_clear(allow, type); | |
| 1391 } | |
| 1392 } | |
| 1393 if (ra_used(ir)) { | |
| 1394 lj_assertA((LJ_SOFTFP32 ? 0 : irt_isnum(ir->t)) || | |
| 1395 irt_isint(ir->t) || irt_isaddr(ir->t), | |
| 1396 "bad load type %d", irt_type(ir->t)); | |
| 1397 dest = ra_dest(as, ir, (!LJ_SOFTFP && irt_isnum(t)) ? RSET_FPR : allow); | |
| 1398 rset_clear(allow, dest); | |
| 1399 #if LJ_64 | |
| 1400 if (irt_isaddr(t)) | |
| 1401 emit_tsml(as, MIPSI_DEXTM, dest, dest, 14, 0); | |
| 1402 else if (irt_isint(t)) | |
| 1403 emit_dta(as, MIPSI_SLL, dest, dest, 0); | |
| 1404 #endif | |
| 1405 } | |
| 1406 idx = asm_fuseahuref(as, ir->op1, &ofs, allow); | |
| 1407 if (ir->o == IR_VLOAD) ofs += 8 * ir->op2; | |
| 1408 rset_clear(allow, idx); | |
| 1409 if (irt_isnum(t)) { | |
| 1410 asm_guard(as, MIPSI_BEQ, RID_TMP, RID_ZERO); | |
| 1411 emit_tsi(as, MIPSI_SLTIU, RID_TMP, type, (int32_t)LJ_TISNUM); | |
| 1412 } else { | |
| 1413 asm_guard(as, MIPSI_BNE, type, | |
| 1414 ra_allock(as, (int32_t)irt_toitype(t), allow)); | |
| 1415 } | |
| 1416 #if LJ_32 | |
| 1417 if (ra_hasreg(dest)) { | |
| 1418 if (!LJ_SOFTFP && irt_isnum(t)) | |
| 1419 emit_hsi(as, MIPSI_LDC1, dest, idx, ofs); | |
| 1420 else | |
| 1421 emit_tsi(as, MIPSI_LW, dest, idx, ofs+(LJ_BE?4:0)); | |
| 1422 } | |
| 1423 emit_tsi(as, MIPSI_LW, type, idx, ofs+(LJ_BE?0:4)); | |
| 1424 #else | |
| 1425 if (ra_hasreg(dest)) { | |
| 1426 if (!LJ_SOFTFP && irt_isnum(t)) { | |
| 1427 emit_hsi(as, MIPSI_LDC1, dest, idx, ofs); | |
| 1428 dest = type; | |
| 1429 } | |
| 1430 } else { | |
| 1431 dest = type; | |
| 1432 } | |
| 1433 emit_dta(as, MIPSI_DSRA32, type, dest, 15); | |
| 1434 emit_tsi(as, MIPSI_LD, dest, idx, ofs); | |
| 1435 #endif | |
| 1436 } | |
| 1437 | |
| 1438 static void asm_ahustore(ASMState *as, IRIns *ir) | |
| 1439 { | |
| 1440 RegSet allow = RSET_GPR; | |
| 1441 Reg idx, src = RID_NONE, type = RID_NONE; | |
| 1442 int32_t ofs = 0; | |
| 1443 if (ir->r == RID_SINK) | |
| 1444 return; | |
| 1445 if (!LJ_SOFTFP32 && irt_isnum(ir->t)) { | |
| 1446 src = ra_alloc1(as, ir->op2, LJ_SOFTFP ? RSET_GPR : RSET_FPR); | |
| 1447 idx = asm_fuseahuref(as, ir->op1, &ofs, allow); | |
| 1448 emit_hsi(as, LJ_SOFTFP ? MIPSI_SD : MIPSI_SDC1, src, idx, ofs); | |
| 1449 } else { | |
| 1450 #if LJ_32 | |
| 1451 if (!irt_ispri(ir->t)) { | |
| 1452 src = ra_alloc1(as, ir->op2, allow); | |
| 1453 rset_clear(allow, src); | |
| 1454 } | |
| 1455 if (LJ_SOFTFP && (ir+1)->o == IR_HIOP) | |
| 1456 type = ra_alloc1(as, (ir+1)->op2, allow); | |
| 1457 else | |
| 1458 type = ra_allock(as, (int32_t)irt_toitype(ir->t), allow); | |
| 1459 rset_clear(allow, type); | |
| 1460 idx = asm_fuseahuref(as, ir->op1, &ofs, allow); | |
| 1461 if (ra_hasreg(src)) | |
| 1462 emit_tsi(as, MIPSI_SW, src, idx, ofs+(LJ_BE?4:0)); | |
| 1463 emit_tsi(as, MIPSI_SW, type, idx, ofs+(LJ_BE?0:4)); | |
| 1464 #else | |
| 1465 Reg tmp = RID_TMP; | |
| 1466 if (irt_ispri(ir->t)) { | |
| 1467 tmp = ra_allock(as, ~((int64_t)~irt_toitype(ir->t) << 47), allow); | |
| 1468 rset_clear(allow, tmp); | |
| 1469 } else { | |
| 1470 src = ra_alloc1(as, ir->op2, allow); | |
| 1471 rset_clear(allow, src); | |
| 1472 type = ra_allock(as, (int64_t)irt_toitype(ir->t) << 47, allow); | |
| 1473 rset_clear(allow, type); | |
| 1474 } | |
| 1475 idx = asm_fuseahuref(as, ir->op1, &ofs, allow); | |
| 1476 emit_tsi(as, MIPSI_SD, tmp, idx, ofs); | |
| 1477 if (ra_hasreg(src)) { | |
| 1478 if (irt_isinteger(ir->t)) { | |
| 1479 emit_dst(as, MIPSI_DADDU, tmp, tmp, type); | |
| 1480 emit_tsml(as, MIPSI_DEXT, tmp, src, 31, 0); | |
| 1481 } else { | |
| 1482 emit_dst(as, MIPSI_DADDU, tmp, src, type); | |
| 1483 } | |
| 1484 } | |
| 1485 #endif | |
| 1486 } | |
| 1487 } | |
| 1488 | |
| 1489 static void asm_sload(ASMState *as, IRIns *ir) | |
| 1490 { | |
| 1491 Reg dest = RID_NONE, type = RID_NONE, base; | |
| 1492 RegSet allow = RSET_GPR; | |
| 1493 IRType1 t = ir->t; | |
| 1494 #if LJ_32 | |
| 1495 int32_t ofs = 8*((int32_t)ir->op1-1) + ((ir->op2 & IRSLOAD_FRAME) ? 4 : 0); | |
| 1496 int hiop = (LJ_SOFTFP32 && (ir+1)->o == IR_HIOP); | |
| 1497 if (hiop) | |
| 1498 t.irt = IRT_NUM; | |
| 1499 #else | |
| 1500 int32_t ofs = 8*((int32_t)ir->op1-2); | |
| 1501 #endif | |
| 1502 lj_assertA(!(ir->op2 & IRSLOAD_PARENT), | |
| 1503 "bad parent SLOAD"); /* Handled by asm_head_side(). */ | |
| 1504 lj_assertA(irt_isguard(ir->t) || !(ir->op2 & IRSLOAD_TYPECHECK), | |
| 1505 "inconsistent SLOAD variant"); | |
| 1506 #if LJ_SOFTFP32 | |
| 1507 lj_assertA(!(ir->op2 & IRSLOAD_CONVERT), | |
| 1508 "unsplit SLOAD convert"); /* Handled by LJ_SOFTFP SPLIT. */ | |
| 1509 if (hiop && ra_used(ir+1)) { | |
| 1510 type = ra_dest(as, ir+1, allow); | |
| 1511 rset_clear(allow, type); | |
| 1512 } | |
| 1513 #else | |
| 1514 if ((ir->op2 & IRSLOAD_CONVERT) && irt_isguard(t) && irt_isint(t)) { | |
| 1515 dest = ra_scratch(as, LJ_SOFTFP ? allow : RSET_FPR); | |
| 1516 asm_tointg(as, ir, dest); | |
| 1517 t.irt = IRT_NUM; /* Continue with a regular number type check. */ | |
| 1518 } else | |
| 1519 #endif | |
| 1520 if (ra_used(ir)) { | |
| 1521 lj_assertA((LJ_SOFTFP32 ? 0 : irt_isnum(ir->t)) || | |
| 1522 irt_isint(ir->t) || irt_isaddr(ir->t), | |
| 1523 "bad SLOAD type %d", irt_type(ir->t)); | |
| 1524 dest = ra_dest(as, ir, (!LJ_SOFTFP && irt_isnum(t)) ? RSET_FPR : allow); | |
| 1525 rset_clear(allow, dest); | |
| 1526 base = ra_alloc1(as, REF_BASE, allow); | |
| 1527 rset_clear(allow, base); | |
| 1528 if (!LJ_SOFTFP32 && (ir->op2 & IRSLOAD_CONVERT)) { | |
| 1529 if (irt_isint(t)) { | |
| 1530 Reg tmp = ra_scratch(as, LJ_SOFTFP ? RSET_GPR : RSET_FPR); | |
| 1531 #if LJ_SOFTFP | |
| 1532 ra_evictset(as, rset_exclude(RSET_SCRATCH, dest)); | |
| 1533 ra_destreg(as, ir, RID_RET); | |
| 1534 emit_call(as, (void *)lj_ir_callinfo[IRCALL_softfp_d2i].func, 0); | |
| 1535 if (tmp != REGARG_FIRSTGPR) | |
| 1536 emit_move(as, REGARG_FIRSTGPR, tmp); | |
| 1537 #else | |
| 1538 emit_tg(as, MIPSI_MFC1, dest, tmp); | |
| 1539 emit_fg(as, MIPSI_TRUNC_W_D, tmp, tmp); | |
| 1540 #endif | |
| 1541 dest = tmp; | |
| 1542 t.irt = IRT_NUM; /* Check for original type. */ | |
| 1543 } else { | |
| 1544 Reg tmp = ra_scratch(as, RSET_GPR); | |
| 1545 #if LJ_SOFTFP | |
| 1546 ra_evictset(as, rset_exclude(RSET_SCRATCH, dest)); | |
| 1547 ra_destreg(as, ir, RID_RET); | |
| 1548 emit_call(as, (void *)lj_ir_callinfo[IRCALL_softfp_i2d].func, 0); | |
| 1549 emit_dta(as, MIPSI_SLL, REGARG_FIRSTGPR, tmp, 0); | |
| 1550 #else | |
| 1551 emit_fg(as, MIPSI_CVT_D_W, dest, dest); | |
| 1552 emit_tg(as, MIPSI_MTC1, tmp, dest); | |
| 1553 #endif | |
| 1554 dest = tmp; | |
| 1555 t.irt = IRT_INT; /* Check for original type. */ | |
| 1556 } | |
| 1557 } | |
| 1558 #if LJ_64 | |
| 1559 else if (irt_isaddr(t)) { | |
| 1560 /* Clear type from pointers. */ | |
| 1561 emit_tsml(as, MIPSI_DEXTM, dest, dest, 14, 0); | |
| 1562 } else if (irt_isint(t) && (ir->op2 & IRSLOAD_TYPECHECK)) { | |
| 1563 /* Sign-extend integers. */ | |
| 1564 emit_dta(as, MIPSI_SLL, dest, dest, 0); | |
| 1565 } | |
| 1566 #endif | |
| 1567 goto dotypecheck; | |
| 1568 } | |
| 1569 base = ra_alloc1(as, REF_BASE, allow); | |
| 1570 rset_clear(allow, base); | |
| 1571 dotypecheck: | |
| 1572 #if LJ_32 | |
| 1573 if ((ir->op2 & IRSLOAD_TYPECHECK)) { | |
| 1574 if (ra_noreg(type)) | |
| 1575 type = RID_TMP; | |
| 1576 if (irt_isnum(t)) { | |
| 1577 asm_guard(as, MIPSI_BEQ, RID_TMP, RID_ZERO); | |
| 1578 emit_tsi(as, MIPSI_SLTIU, RID_TMP, type, (int32_t)LJ_TISNUM); | |
| 1579 } else { | |
| 1580 Reg ktype = ra_allock(as, (ir->op2 & IRSLOAD_KEYINDEX) ? LJ_KEYINDEX : irt_toitype(t), allow); | |
| 1581 asm_guard(as, MIPSI_BNE, type, ktype); | |
| 1582 } | |
| 1583 } | |
| 1584 if (ra_hasreg(dest)) { | |
| 1585 if (!LJ_SOFTFP && irt_isnum(t)) | |
| 1586 emit_hsi(as, MIPSI_LDC1, dest, base, ofs); | |
| 1587 else | |
| 1588 emit_tsi(as, MIPSI_LW, dest, base, ofs ^ (LJ_BE?4:0)); | |
| 1589 } | |
| 1590 if (ra_hasreg(type)) | |
| 1591 emit_tsi(as, MIPSI_LW, type, base, ofs ^ (LJ_BE?0:4)); | |
| 1592 #else | |
| 1593 if ((ir->op2 & IRSLOAD_TYPECHECK)) { | |
| 1594 type = dest < RID_MAX_GPR ? dest : RID_TMP; | |
| 1595 if (irt_ispri(t)) { | |
| 1596 asm_guard(as, MIPSI_BNE, type, | |
| 1597 ra_allock(as, ~((int64_t)~irt_toitype(t) << 47) , allow)); | |
| 1598 } else if ((ir->op2 & IRSLOAD_KEYINDEX)) { | |
| 1599 asm_guard(as, MIPSI_BNE, RID_TMP, | |
| 1600 ra_allock(as, (int32_t)LJ_KEYINDEX, allow)); | |
| 1601 emit_dta(as, MIPSI_DSRA32, RID_TMP, type, 0); | |
| 1602 } else { | |
| 1603 if (irt_isnum(t)) { | |
| 1604 asm_guard(as, MIPSI_BEQ, RID_TMP, RID_ZERO); | |
| 1605 emit_tsi(as, MIPSI_SLTIU, RID_TMP, RID_TMP, (int32_t)LJ_TISNUM); | |
| 1606 if (!LJ_SOFTFP && ra_hasreg(dest)) | |
| 1607 emit_hsi(as, MIPSI_LDC1, dest, base, ofs); | |
| 1608 } else { | |
| 1609 asm_guard(as, MIPSI_BNE, RID_TMP, | |
| 1610 ra_allock(as, (int32_t)irt_toitype(t), allow)); | |
| 1611 } | |
| 1612 emit_dta(as, MIPSI_DSRA32, RID_TMP, type, 15); | |
| 1613 } | |
| 1614 emit_tsi(as, MIPSI_LD, type, base, ofs); | |
| 1615 } else if (ra_hasreg(dest)) { | |
| 1616 if (!LJ_SOFTFP && irt_isnum(t)) | |
| 1617 emit_hsi(as, MIPSI_LDC1, dest, base, ofs); | |
| 1618 else | |
| 1619 emit_tsi(as, irt_isint(t) ? MIPSI_LW : MIPSI_LD, dest, base, | |
| 1620 ofs ^ ((LJ_BE && irt_isint(t)) ? 4 : 0)); | |
| 1621 } | |
| 1622 #endif | |
| 1623 } | |
| 1624 | |
| 1625 /* -- Allocations --------------------------------------------------------- */ | |
| 1626 | |
| 1627 #if LJ_HASFFI | |
| 1628 static void asm_cnew(ASMState *as, IRIns *ir) | |
| 1629 { | |
| 1630 CTState *cts = ctype_ctsG(J2G(as->J)); | |
| 1631 CTypeID id = (CTypeID)IR(ir->op1)->i; | |
| 1632 CTSize sz; | |
| 1633 CTInfo info = lj_ctype_info(cts, id, &sz); | |
| 1634 const CCallInfo *ci = &lj_ir_callinfo[IRCALL_lj_mem_newgco]; | |
| 1635 IRRef args[4]; | |
| 1636 RegSet drop = RSET_SCRATCH; | |
| 1637 lj_assertA(sz != CTSIZE_INVALID || (ir->o == IR_CNEW && ir->op2 != REF_NIL), | |
| 1638 "bad CNEW/CNEWI operands"); | |
| 1639 | |
| 1640 as->gcsteps++; | |
| 1641 if (ra_hasreg(ir->r)) | |
| 1642 rset_clear(drop, ir->r); /* Dest reg handled below. */ | |
| 1643 ra_evictset(as, drop); | |
| 1644 if (ra_used(ir)) | |
| 1645 ra_destreg(as, ir, RID_RET); /* GCcdata * */ | |
| 1646 | |
| 1647 /* Initialize immutable cdata object. */ | |
| 1648 if (ir->o == IR_CNEWI) { | |
| 1649 RegSet allow = (RSET_GPR & ~RSET_SCRATCH); | |
| 1650 #if LJ_32 | |
| 1651 int32_t ofs = sizeof(GCcdata); | |
| 1652 if (sz == 8) { | |
| 1653 ofs += 4; | |
| 1654 lj_assertA((ir+1)->o == IR_HIOP, "expected HIOP for CNEWI"); | |
| 1655 if (LJ_LE) ir++; | |
| 1656 } | |
| 1657 for (;;) { | |
| 1658 Reg r = ra_alloc1z(as, ir->op2, allow); | |
| 1659 emit_tsi(as, MIPSI_SW, r, RID_RET, ofs); | |
| 1660 rset_clear(allow, r); | |
| 1661 if (ofs == sizeof(GCcdata)) break; | |
| 1662 ofs -= 4; if (LJ_BE) ir++; else ir--; | |
| 1663 } | |
| 1664 #else | |
| 1665 emit_tsi(as, sz == 8 ? MIPSI_SD : MIPSI_SW, ra_alloc1(as, ir->op2, allow), | |
| 1666 RID_RET, sizeof(GCcdata)); | |
| 1667 #endif | |
| 1668 lj_assertA(sz == 4 || sz == 8, "bad CNEWI size %d", sz); | |
| 1669 } else if (ir->op2 != REF_NIL) { /* Create VLA/VLS/aligned cdata. */ | |
| 1670 ci = &lj_ir_callinfo[IRCALL_lj_cdata_newv]; | |
| 1671 args[0] = ASMREF_L; /* lua_State *L */ | |
| 1672 args[1] = ir->op1; /* CTypeID id */ | |
| 1673 args[2] = ir->op2; /* CTSize sz */ | |
| 1674 args[3] = ASMREF_TMP1; /* CTSize align */ | |
| 1675 asm_gencall(as, ci, args); | |
| 1676 emit_loadi(as, ra_releasetmp(as, ASMREF_TMP1), (int32_t)ctype_align(info)); | |
| 1677 return; | |
| 1678 } | |
| 1679 | |
| 1680 /* Initialize gct and ctypeid. lj_mem_newgco() already sets marked. */ | |
| 1681 emit_tsi(as, MIPSI_SB, RID_RET+1, RID_RET, offsetof(GCcdata, gct)); | |
| 1682 emit_tsi(as, MIPSI_SH, RID_TMP, RID_RET, offsetof(GCcdata, ctypeid)); | |
| 1683 emit_ti(as, MIPSI_LI, RID_RET+1, ~LJ_TCDATA); | |
| 1684 emit_ti(as, MIPSI_LI, RID_TMP, id); /* Lower 16 bit used. Sign-ext ok. */ | |
| 1685 args[0] = ASMREF_L; /* lua_State *L */ | |
| 1686 args[1] = ASMREF_TMP1; /* MSize size */ | |
| 1687 asm_gencall(as, ci, args); | |
| 1688 ra_allockreg(as, (int32_t)(sz+sizeof(GCcdata)), | |
| 1689 ra_releasetmp(as, ASMREF_TMP1)); | |
| 1690 } | |
| 1691 #endif | |
| 1692 | |
| 1693 /* -- Write barriers ------------------------------------------------------ */ | |
| 1694 | |
| 1695 static void asm_tbar(ASMState *as, IRIns *ir) | |
| 1696 { | |
| 1697 Reg tab = ra_alloc1(as, ir->op1, RSET_GPR); | |
| 1698 Reg mark = ra_scratch(as, rset_exclude(RSET_GPR, tab)); | |
| 1699 Reg link = RID_TMP; | |
| 1700 MCLabel l_end = emit_label(as); | |
| 1701 emit_tsi(as, MIPSI_AS, link, tab, (int32_t)offsetof(GCtab, gclist)); | |
| 1702 emit_tsi(as, MIPSI_SB, mark, tab, (int32_t)offsetof(GCtab, marked)); | |
| 1703 emit_setgl(as, tab, gc.grayagain); | |
| 1704 emit_getgl(as, link, gc.grayagain); | |
| 1705 emit_dst(as, MIPSI_XOR, mark, mark, RID_TMP); /* Clear black bit. */ | |
| 1706 emit_branch(as, MIPSI_BEQ, RID_TMP, RID_ZERO, l_end); | |
| 1707 emit_tsi(as, MIPSI_ANDI, RID_TMP, mark, LJ_GC_BLACK); | |
| 1708 emit_tsi(as, MIPSI_LBU, mark, tab, (int32_t)offsetof(GCtab, marked)); | |
| 1709 } | |
| 1710 | |
| 1711 static void asm_obar(ASMState *as, IRIns *ir) | |
| 1712 { | |
| 1713 const CCallInfo *ci = &lj_ir_callinfo[IRCALL_lj_gc_barrieruv]; | |
| 1714 IRRef args[2]; | |
| 1715 MCLabel l_end; | |
| 1716 Reg obj, val, tmp; | |
| 1717 /* No need for other object barriers (yet). */ | |
| 1718 lj_assertA(IR(ir->op1)->o == IR_UREFC, "bad OBAR type"); | |
| 1719 ra_evictset(as, RSET_SCRATCH); | |
| 1720 l_end = emit_label(as); | |
| 1721 args[0] = ASMREF_TMP1; /* global_State *g */ | |
| 1722 args[1] = ir->op1; /* TValue *tv */ | |
| 1723 asm_gencall(as, ci, args); | |
| 1724 emit_tsi(as, MIPSI_AADDIU, ra_releasetmp(as, ASMREF_TMP1), RID_JGL, -32768); | |
| 1725 obj = IR(ir->op1)->r; | |
| 1726 tmp = ra_scratch(as, rset_exclude(RSET_GPR, obj)); | |
| 1727 emit_branch(as, MIPSI_BEQ, RID_TMP, RID_ZERO, l_end); | |
| 1728 emit_tsi(as, MIPSI_ANDI, tmp, tmp, LJ_GC_BLACK); | |
| 1729 emit_branch(as, MIPSI_BEQ, RID_TMP, RID_ZERO, l_end); | |
| 1730 emit_tsi(as, MIPSI_ANDI, RID_TMP, RID_TMP, LJ_GC_WHITES); | |
| 1731 val = ra_alloc1(as, ir->op2, rset_exclude(RSET_GPR, obj)); | |
| 1732 emit_tsi(as, MIPSI_LBU, tmp, obj, | |
| 1733 (int32_t)offsetof(GCupval, marked)-(int32_t)offsetof(GCupval, tv)); | |
| 1734 emit_tsi(as, MIPSI_LBU, RID_TMP, val, (int32_t)offsetof(GChead, marked)); | |
| 1735 } | |
| 1736 | |
| 1737 /* -- Arithmetic and logic operations ------------------------------------- */ | |
| 1738 | |
| 1739 #if !LJ_SOFTFP | |
| 1740 static void asm_fparith(ASMState *as, IRIns *ir, MIPSIns mi) | |
| 1741 { | |
| 1742 Reg dest = ra_dest(as, ir, RSET_FPR); | |
| 1743 Reg right, left = ra_alloc2(as, ir, RSET_FPR); | |
| 1744 right = (left >> 8); left &= 255; | |
| 1745 emit_fgh(as, mi, dest, left, right); | |
| 1746 } | |
| 1747 | |
| 1748 static void asm_fpunary(ASMState *as, IRIns *ir, MIPSIns mi) | |
| 1749 { | |
| 1750 Reg dest = ra_dest(as, ir, RSET_FPR); | |
| 1751 Reg left = ra_hintalloc(as, ir->op1, dest, RSET_FPR); | |
| 1752 emit_fg(as, mi, dest, left); | |
| 1753 } | |
| 1754 #endif | |
| 1755 | |
| 1756 #if !LJ_SOFTFP32 | |
| 1757 static void asm_fpmath(ASMState *as, IRIns *ir) | |
| 1758 { | |
| 1759 #if !LJ_SOFTFP | |
| 1760 if (ir->op2 <= IRFPM_TRUNC) | |
| 1761 asm_callround(as, ir, IRCALL_lj_vm_floor + ir->op2); | |
| 1762 else if (ir->op2 == IRFPM_SQRT) | |
| 1763 asm_fpunary(as, ir, MIPSI_SQRT_D); | |
| 1764 else | |
| 1765 #endif | |
| 1766 asm_callid(as, ir, IRCALL_lj_vm_floor + ir->op2); | |
| 1767 } | |
| 1768 #endif | |
| 1769 | |
| 1770 #if !LJ_SOFTFP | |
| 1771 #define asm_fpadd(as, ir) asm_fparith(as, ir, MIPSI_ADD_D) | |
| 1772 #define asm_fpsub(as, ir) asm_fparith(as, ir, MIPSI_SUB_D) | |
| 1773 #define asm_fpmul(as, ir) asm_fparith(as, ir, MIPSI_MUL_D) | |
| 1774 #elif LJ_64 /* && LJ_SOFTFP */ | |
| 1775 #define asm_fpadd(as, ir) asm_callid(as, ir, IRCALL_softfp_add) | |
| 1776 #define asm_fpsub(as, ir) asm_callid(as, ir, IRCALL_softfp_sub) | |
| 1777 #define asm_fpmul(as, ir) asm_callid(as, ir, IRCALL_softfp_mul) | |
| 1778 #endif | |
| 1779 | |
| 1780 static void asm_add(ASMState *as, IRIns *ir) | |
| 1781 { | |
| 1782 IRType1 t = ir->t; | |
| 1783 #if !LJ_SOFTFP32 | |
| 1784 if (irt_isnum(t)) { | |
| 1785 asm_fpadd(as, ir); | |
| 1786 } else | |
| 1787 #endif | |
| 1788 { | |
| 1789 /* TODO MIPSR6: Fuse ADD(BSHL(a,1-4),b) or ADD(ADD(a,a),b) to MIPSI_ALSA. */ | |
| 1790 Reg dest = ra_dest(as, ir, RSET_GPR); | |
| 1791 Reg right, left = ra_hintalloc(as, ir->op1, dest, RSET_GPR); | |
| 1792 if (irref_isk(ir->op2)) { | |
| 1793 intptr_t k = get_kval(as, ir->op2); | |
| 1794 if (checki16(k)) { | |
| 1795 emit_tsi(as, (LJ_64 && irt_is64(t)) ? MIPSI_DADDIU : MIPSI_ADDIU, dest, | |
| 1796 left, k); | |
| 1797 return; | |
| 1798 } | |
| 1799 } | |
| 1800 right = ra_alloc1(as, ir->op2, rset_exclude(RSET_GPR, left)); | |
| 1801 emit_dst(as, (LJ_64 && irt_is64(t)) ? MIPSI_DADDU : MIPSI_ADDU, dest, | |
| 1802 left, right); | |
| 1803 } | |
| 1804 } | |
| 1805 | |
| 1806 static void asm_sub(ASMState *as, IRIns *ir) | |
| 1807 { | |
| 1808 #if !LJ_SOFTFP32 | |
| 1809 if (irt_isnum(ir->t)) { | |
| 1810 asm_fpsub(as, ir); | |
| 1811 } else | |
| 1812 #endif | |
| 1813 { | |
| 1814 Reg dest = ra_dest(as, ir, RSET_GPR); | |
| 1815 Reg right, left = ra_alloc2(as, ir, RSET_GPR); | |
| 1816 right = (left >> 8); left &= 255; | |
| 1817 emit_dst(as, (LJ_64 && irt_is64(ir->t)) ? MIPSI_DSUBU : MIPSI_SUBU, dest, | |
| 1818 left, right); | |
| 1819 } | |
| 1820 } | |
| 1821 | |
| 1822 static void asm_mul(ASMState *as, IRIns *ir) | |
| 1823 { | |
| 1824 #if !LJ_SOFTFP32 | |
| 1825 if (irt_isnum(ir->t)) { | |
| 1826 asm_fpmul(as, ir); | |
| 1827 } else | |
| 1828 #endif | |
| 1829 { | |
| 1830 Reg dest = ra_dest(as, ir, RSET_GPR); | |
| 1831 Reg right, left = ra_alloc2(as, ir, RSET_GPR); | |
| 1832 right = (left >> 8); left &= 255; | |
| 1833 if (LJ_64 && irt_is64(ir->t)) { | |
| 1834 #if !LJ_TARGET_MIPSR6 | |
| 1835 emit_dst(as, MIPSI_MFLO, dest, 0, 0); | |
| 1836 emit_dst(as, MIPSI_DMULT, 0, left, right); | |
| 1837 #else | |
| 1838 emit_dst(as, MIPSI_DMUL, dest, left, right); | |
| 1839 #endif | |
| 1840 } else { | |
| 1841 emit_dst(as, MIPSI_MUL, dest, left, right); | |
| 1842 } | |
| 1843 } | |
| 1844 } | |
| 1845 | |
| 1846 #if !LJ_SOFTFP32 | |
| 1847 static void asm_fpdiv(ASMState *as, IRIns *ir) | |
| 1848 { | |
| 1849 #if !LJ_SOFTFP | |
| 1850 asm_fparith(as, ir, MIPSI_DIV_D); | |
| 1851 #else | |
| 1852 asm_callid(as, ir, IRCALL_softfp_div); | |
| 1853 #endif | |
| 1854 } | |
| 1855 #endif | |
| 1856 | |
| 1857 static void asm_neg(ASMState *as, IRIns *ir) | |
| 1858 { | |
| 1859 #if !LJ_SOFTFP | |
| 1860 if (irt_isnum(ir->t)) { | |
| 1861 asm_fpunary(as, ir, MIPSI_NEG_D); | |
| 1862 } else | |
| 1863 #elif LJ_64 /* && LJ_SOFTFP */ | |
| 1864 if (irt_isnum(ir->t)) { | |
| 1865 Reg dest = ra_dest(as, ir, RSET_GPR); | |
| 1866 Reg left = ra_hintalloc(as, ir->op1, dest, RSET_GPR); | |
| 1867 emit_dst(as, MIPSI_XOR, dest, left, | |
| 1868 ra_allock(as, 0x8000000000000000ll, rset_exclude(RSET_GPR, dest))); | |
| 1869 } else | |
| 1870 #endif | |
| 1871 { | |
| 1872 Reg dest = ra_dest(as, ir, RSET_GPR); | |
| 1873 Reg left = ra_hintalloc(as, ir->op1, dest, RSET_GPR); | |
| 1874 emit_dst(as, (LJ_64 && irt_is64(ir->t)) ? MIPSI_DSUBU : MIPSI_SUBU, dest, | |
| 1875 RID_ZERO, left); | |
| 1876 } | |
| 1877 } | |
| 1878 | |
| 1879 #if !LJ_SOFTFP | |
| 1880 #define asm_abs(as, ir) asm_fpunary(as, ir, MIPSI_ABS_D) | |
| 1881 #elif LJ_64 /* && LJ_SOFTFP */ | |
| 1882 static void asm_abs(ASMState *as, IRIns *ir) | |
| 1883 { | |
| 1884 Reg dest = ra_dest(as, ir, RSET_GPR); | |
| 1885 Reg left = ra_alloc1(as, ir->op1, RSET_GPR); | |
| 1886 emit_tsml(as, MIPSI_DEXTM, dest, left, 30, 0); | |
| 1887 } | |
| 1888 #endif | |
| 1889 | |
| 1890 static void asm_arithov(ASMState *as, IRIns *ir) | |
| 1891 { | |
| 1892 /* TODO MIPSR6: bovc/bnvc. Caveat: no delay slot to load RID_TMP. */ | |
| 1893 Reg right, left, tmp, dest = ra_dest(as, ir, RSET_GPR); | |
| 1894 lj_assertA(!irt_is64(ir->t), "bad usage"); | |
| 1895 if (irref_isk(ir->op2)) { | |
| 1896 int k = IR(ir->op2)->i; | |
| 1897 if (ir->o == IR_SUBOV) k = (int)(~(unsigned int)k+1u); | |
| 1898 if (checki16(k)) { /* (dest < left) == (k >= 0 ? 1 : 0) */ | |
| 1899 left = ra_alloc1(as, ir->op1, RSET_GPR); | |
| 1900 asm_guard(as, k >= 0 ? MIPSI_BNE : MIPSI_BEQ, RID_TMP, RID_ZERO); | |
| 1901 emit_dst(as, MIPSI_SLT, RID_TMP, dest, dest == left ? RID_TMP : left); | |
| 1902 emit_tsi(as, MIPSI_ADDIU, dest, left, k); | |
| 1903 if (dest == left) emit_move(as, RID_TMP, left); | |
| 1904 return; | |
| 1905 } | |
| 1906 } | |
| 1907 left = ra_alloc2(as, ir, RSET_GPR); | |
| 1908 right = (left >> 8); left &= 255; | |
| 1909 tmp = ra_scratch(as, rset_exclude(rset_exclude(rset_exclude(RSET_GPR, left), | |
| 1910 right), dest)); | |
| 1911 asm_guard(as, MIPSI_BLTZ, RID_TMP, 0); | |
| 1912 emit_dst(as, MIPSI_AND, RID_TMP, RID_TMP, tmp); | |
| 1913 if (ir->o == IR_ADDOV) { /* ((dest^left) & (dest^right)) < 0 */ | |
| 1914 emit_dst(as, MIPSI_XOR, RID_TMP, dest, dest == right ? RID_TMP : right); | |
| 1915 } else { /* ((dest^left) & (dest^~right)) < 0 */ | |
| 1916 emit_dst(as, MIPSI_XOR, RID_TMP, RID_TMP, dest); | |
| 1917 emit_dst(as, MIPSI_NOR, RID_TMP, dest == right ? RID_TMP : right, RID_ZERO); | |
| 1918 } | |
| 1919 emit_dst(as, MIPSI_XOR, tmp, dest, dest == left ? RID_TMP : left); | |
| 1920 emit_dst(as, ir->o == IR_ADDOV ? MIPSI_ADDU : MIPSI_SUBU, dest, left, right); | |
| 1921 if (dest == left || dest == right) | |
| 1922 emit_move(as, RID_TMP, dest == left ? left : right); | |
| 1923 } | |
| 1924 | |
| 1925 #define asm_addov(as, ir) asm_arithov(as, ir) | |
| 1926 #define asm_subov(as, ir) asm_arithov(as, ir) | |
| 1927 | |
| 1928 static void asm_mulov(ASMState *as, IRIns *ir) | |
| 1929 { | |
| 1930 Reg dest = ra_dest(as, ir, RSET_GPR); | |
| 1931 Reg tmp, right, left = ra_alloc2(as, ir, RSET_GPR); | |
| 1932 right = (left >> 8); left &= 255; | |
| 1933 tmp = ra_scratch(as, rset_exclude(rset_exclude(rset_exclude(RSET_GPR, left), | |
| 1934 right), dest)); | |
| 1935 asm_guard(as, MIPSI_BNE, RID_TMP, tmp); | |
| 1936 emit_dta(as, MIPSI_SRA, RID_TMP, dest, 31); | |
| 1937 #if !LJ_TARGET_MIPSR6 | |
| 1938 emit_dst(as, MIPSI_MFHI, tmp, 0, 0); | |
| 1939 emit_dst(as, MIPSI_MFLO, dest, 0, 0); | |
| 1940 emit_dst(as, MIPSI_MULT, 0, left, right); | |
| 1941 #else | |
| 1942 emit_dst(as, MIPSI_MUL, dest, left, right); | |
| 1943 emit_dst(as, MIPSI_MUH, tmp, left, right); | |
| 1944 #endif | |
| 1945 } | |
| 1946 | |
| 1947 #if LJ_32 && LJ_HASFFI | |
| 1948 static void asm_add64(ASMState *as, IRIns *ir) | |
| 1949 { | |
| 1950 Reg dest = ra_dest(as, ir, RSET_GPR); | |
| 1951 Reg right, left = ra_alloc1(as, ir->op1, RSET_GPR); | |
| 1952 if (irref_isk(ir->op2)) { | |
| 1953 int32_t k = IR(ir->op2)->i; | |
| 1954 if (k == 0) { | |
| 1955 emit_dst(as, MIPSI_ADDU, dest, left, RID_TMP); | |
| 1956 goto loarith; | |
| 1957 } else if (checki16(k)) { | |
| 1958 emit_dst(as, MIPSI_ADDU, dest, dest, RID_TMP); | |
| 1959 emit_tsi(as, MIPSI_ADDIU, dest, left, k); | |
| 1960 goto loarith; | |
| 1961 } | |
| 1962 } | |
| 1963 emit_dst(as, MIPSI_ADDU, dest, dest, RID_TMP); | |
| 1964 right = ra_alloc1(as, ir->op2, rset_exclude(RSET_GPR, left)); | |
| 1965 emit_dst(as, MIPSI_ADDU, dest, left, right); | |
| 1966 loarith: | |
| 1967 ir--; | |
| 1968 dest = ra_dest(as, ir, RSET_GPR); | |
| 1969 left = ra_alloc1(as, ir->op1, RSET_GPR); | |
| 1970 if (irref_isk(ir->op2)) { | |
| 1971 int32_t k = IR(ir->op2)->i; | |
| 1972 if (k == 0) { | |
| 1973 if (dest != left) | |
| 1974 emit_move(as, dest, left); | |
| 1975 return; | |
| 1976 } else if (checki16(k)) { | |
| 1977 if (dest == left) { | |
| 1978 Reg tmp = ra_scratch(as, rset_exclude(RSET_GPR, left)); | |
| 1979 emit_move(as, dest, tmp); | |
| 1980 dest = tmp; | |
| 1981 } | |
| 1982 emit_dst(as, MIPSI_SLTU, RID_TMP, dest, left); | |
| 1983 emit_tsi(as, MIPSI_ADDIU, dest, left, k); | |
| 1984 return; | |
| 1985 } | |
| 1986 } | |
| 1987 right = ra_alloc1(as, ir->op2, rset_exclude(RSET_GPR, left)); | |
| 1988 if (dest == left && dest == right) { | |
| 1989 Reg tmp = ra_scratch(as, rset_exclude(rset_exclude(RSET_GPR, left), right)); | |
| 1990 emit_move(as, dest, tmp); | |
| 1991 dest = tmp; | |
| 1992 } | |
| 1993 emit_dst(as, MIPSI_SLTU, RID_TMP, dest, dest == left ? right : left); | |
| 1994 emit_dst(as, MIPSI_ADDU, dest, left, right); | |
| 1995 } | |
| 1996 | |
| 1997 static void asm_sub64(ASMState *as, IRIns *ir) | |
| 1998 { | |
| 1999 Reg dest = ra_dest(as, ir, RSET_GPR); | |
| 2000 Reg right, left = ra_alloc2(as, ir, RSET_GPR); | |
| 2001 right = (left >> 8); left &= 255; | |
| 2002 emit_dst(as, MIPSI_SUBU, dest, dest, RID_TMP); | |
| 2003 emit_dst(as, MIPSI_SUBU, dest, left, right); | |
| 2004 ir--; | |
| 2005 dest = ra_dest(as, ir, RSET_GPR); | |
| 2006 left = ra_alloc2(as, ir, RSET_GPR); | |
| 2007 right = (left >> 8); left &= 255; | |
| 2008 if (dest == left) { | |
| 2009 Reg tmp = ra_scratch(as, rset_exclude(rset_exclude(RSET_GPR, left), right)); | |
| 2010 emit_move(as, dest, tmp); | |
| 2011 dest = tmp; | |
| 2012 } | |
| 2013 emit_dst(as, MIPSI_SLTU, RID_TMP, left, dest); | |
| 2014 emit_dst(as, MIPSI_SUBU, dest, left, right); | |
| 2015 } | |
| 2016 | |
| 2017 static void asm_neg64(ASMState *as, IRIns *ir) | |
| 2018 { | |
| 2019 Reg dest = ra_dest(as, ir, RSET_GPR); | |
| 2020 Reg left = ra_alloc1(as, ir->op1, RSET_GPR); | |
| 2021 emit_dst(as, MIPSI_SUBU, dest, dest, RID_TMP); | |
| 2022 emit_dst(as, MIPSI_SUBU, dest, RID_ZERO, left); | |
| 2023 ir--; | |
| 2024 dest = ra_dest(as, ir, RSET_GPR); | |
| 2025 left = ra_alloc1(as, ir->op1, RSET_GPR); | |
| 2026 emit_dst(as, MIPSI_SLTU, RID_TMP, RID_ZERO, dest); | |
| 2027 emit_dst(as, MIPSI_SUBU, dest, RID_ZERO, left); | |
| 2028 } | |
| 2029 #endif | |
| 2030 | |
| 2031 static void asm_bnot(ASMState *as, IRIns *ir) | |
| 2032 { | |
| 2033 Reg left, right, dest = ra_dest(as, ir, RSET_GPR); | |
| 2034 IRIns *irl = IR(ir->op1); | |
| 2035 if (mayfuse(as, ir->op1) && irl->o == IR_BOR) { | |
| 2036 left = ra_alloc2(as, irl, RSET_GPR); | |
| 2037 right = (left >> 8); left &= 255; | |
| 2038 } else { | |
| 2039 left = ra_hintalloc(as, ir->op1, dest, RSET_GPR); | |
| 2040 right = RID_ZERO; | |
| 2041 } | |
| 2042 emit_dst(as, MIPSI_NOR, dest, left, right); | |
| 2043 } | |
| 2044 | |
| 2045 static void asm_bswap(ASMState *as, IRIns *ir) | |
| 2046 { | |
| 2047 Reg dest = ra_dest(as, ir, RSET_GPR); | |
| 2048 Reg left = ra_alloc1(as, ir->op1, RSET_GPR); | |
| 2049 #if LJ_32 | |
| 2050 if ((as->flags & JIT_F_MIPSXXR2)) { | |
| 2051 emit_dta(as, MIPSI_ROTR, dest, RID_TMP, 16); | |
| 2052 emit_dst(as, MIPSI_WSBH, RID_TMP, 0, left); | |
| 2053 } else { | |
| 2054 Reg tmp = ra_scratch(as, rset_exclude(rset_exclude(RSET_GPR, left), dest)); | |
| 2055 emit_dst(as, MIPSI_OR, dest, dest, tmp); | |
| 2056 emit_dst(as, MIPSI_OR, dest, dest, RID_TMP); | |
| 2057 emit_tsi(as, MIPSI_ANDI, dest, dest, 0xff00); | |
| 2058 emit_dta(as, MIPSI_SLL, RID_TMP, RID_TMP, 8); | |
| 2059 emit_dta(as, MIPSI_SRL, dest, left, 8); | |
| 2060 emit_tsi(as, MIPSI_ANDI, RID_TMP, left, 0xff00); | |
| 2061 emit_dst(as, MIPSI_OR, tmp, tmp, RID_TMP); | |
| 2062 emit_dta(as, MIPSI_SRL, tmp, left, 24); | |
| 2063 emit_dta(as, MIPSI_SLL, RID_TMP, left, 24); | |
| 2064 } | |
| 2065 #else | |
| 2066 if (irt_is64(ir->t)) { | |
| 2067 emit_dst(as, MIPSI_DSHD, dest, 0, RID_TMP); | |
| 2068 emit_dst(as, MIPSI_DSBH, RID_TMP, 0, left); | |
| 2069 } else { | |
| 2070 emit_dta(as, MIPSI_ROTR, dest, RID_TMP, 16); | |
| 2071 emit_dst(as, MIPSI_WSBH, RID_TMP, 0, left); | |
| 2072 } | |
| 2073 #endif | |
| 2074 } | |
| 2075 | |
| 2076 static void asm_bitop(ASMState *as, IRIns *ir, MIPSIns mi, MIPSIns mik) | |
| 2077 { | |
| 2078 Reg dest = ra_dest(as, ir, RSET_GPR); | |
| 2079 Reg right, left = ra_hintalloc(as, ir->op1, dest, RSET_GPR); | |
| 2080 if (irref_isk(ir->op2)) { | |
| 2081 intptr_t k = get_kval(as, ir->op2); | |
| 2082 if (checku16(k)) { | |
| 2083 emit_tsi(as, mik, dest, left, k); | |
| 2084 return; | |
| 2085 } | |
| 2086 } | |
| 2087 right = ra_alloc1(as, ir->op2, rset_exclude(RSET_GPR, left)); | |
| 2088 emit_dst(as, mi, dest, left, right); | |
| 2089 } | |
| 2090 | |
| 2091 #define asm_band(as, ir) asm_bitop(as, ir, MIPSI_AND, MIPSI_ANDI) | |
| 2092 #define asm_bor(as, ir) asm_bitop(as, ir, MIPSI_OR, MIPSI_ORI) | |
| 2093 #define asm_bxor(as, ir) asm_bitop(as, ir, MIPSI_XOR, MIPSI_XORI) | |
| 2094 | |
| 2095 static void asm_bitshift(ASMState *as, IRIns *ir, MIPSIns mi, MIPSIns mik) | |
| 2096 { | |
| 2097 Reg dest = ra_dest(as, ir, RSET_GPR); | |
| 2098 if (irref_isk(ir->op2)) { /* Constant shifts. */ | |
| 2099 uint32_t shift = (uint32_t)IR(ir->op2)->i; | |
| 2100 if (LJ_64 && irt_is64(ir->t)) mik |= (shift & 32) ? MIPSI_D32 : MIPSI_D; | |
| 2101 emit_dta(as, mik, dest, ra_hintalloc(as, ir->op1, dest, RSET_GPR), | |
| 2102 (shift & 31)); | |
| 2103 } else { | |
| 2104 Reg right, left = ra_alloc2(as, ir, RSET_GPR); | |
| 2105 right = (left >> 8); left &= 255; | |
| 2106 if (LJ_64 && irt_is64(ir->t)) mi |= MIPSI_DV; | |
| 2107 emit_dst(as, mi, dest, right, left); /* Shift amount is in rs. */ | |
| 2108 } | |
| 2109 } | |
| 2110 | |
| 2111 #define asm_bshl(as, ir) asm_bitshift(as, ir, MIPSI_SLLV, MIPSI_SLL) | |
| 2112 #define asm_bshr(as, ir) asm_bitshift(as, ir, MIPSI_SRLV, MIPSI_SRL) | |
| 2113 #define asm_bsar(as, ir) asm_bitshift(as, ir, MIPSI_SRAV, MIPSI_SRA) | |
| 2114 #define asm_brol(as, ir) lj_assertA(0, "unexpected BROL") | |
| 2115 | |
| 2116 static void asm_bror(ASMState *as, IRIns *ir) | |
| 2117 { | |
| 2118 if (LJ_64 || (as->flags & JIT_F_MIPSXXR2)) { | |
| 2119 asm_bitshift(as, ir, MIPSI_ROTRV, MIPSI_ROTR); | |
| 2120 } else { | |
| 2121 Reg dest = ra_dest(as, ir, RSET_GPR); | |
| 2122 if (irref_isk(ir->op2)) { /* Constant shifts. */ | |
| 2123 uint32_t shift = (uint32_t)(IR(ir->op2)->i & 31); | |
| 2124 Reg left = ra_hintalloc(as, ir->op1, dest, RSET_GPR); | |
| 2125 emit_rotr(as, dest, left, RID_TMP, shift); | |
| 2126 } else { | |
| 2127 Reg right, left = ra_alloc2(as, ir, RSET_GPR); | |
| 2128 right = (left >> 8); left &= 255; | |
| 2129 emit_dst(as, MIPSI_OR, dest, dest, RID_TMP); | |
| 2130 emit_dst(as, MIPSI_SRLV, dest, right, left); | |
| 2131 emit_dst(as, MIPSI_SLLV, RID_TMP, RID_TMP, left); | |
| 2132 emit_dst(as, MIPSI_SUBU, RID_TMP, ra_allock(as, 32, RSET_GPR), right); | |
| 2133 } | |
| 2134 } | |
| 2135 } | |
| 2136 | |
| 2137 #if LJ_SOFTFP | |
| 2138 static void asm_sfpmin_max(ASMState *as, IRIns *ir) | |
| 2139 { | |
| 2140 CCallInfo ci = lj_ir_callinfo[(IROp)ir->o == IR_MIN ? IRCALL_lj_vm_sfmin : IRCALL_lj_vm_sfmax]; | |
| 2141 #if LJ_64 | |
| 2142 IRRef args[2]; | |
| 2143 args[0] = ir->op1; | |
| 2144 args[1] = ir->op2; | |
| 2145 #else | |
| 2146 IRRef args[4]; | |
| 2147 args[0^LJ_BE] = ir->op1; | |
| 2148 args[1^LJ_BE] = (ir+1)->op1; | |
| 2149 args[2^LJ_BE] = ir->op2; | |
| 2150 args[3^LJ_BE] = (ir+1)->op2; | |
| 2151 #endif | |
| 2152 asm_setupresult(as, ir, &ci); | |
| 2153 emit_call(as, (void *)ci.func, 0); | |
| 2154 ci.func = NULL; | |
| 2155 asm_gencall(as, &ci, args); | |
| 2156 } | |
| 2157 #endif | |
| 2158 | |
| 2159 static void asm_min_max(ASMState *as, IRIns *ir, int ismax) | |
| 2160 { | |
| 2161 if (!LJ_SOFTFP32 && irt_isnum(ir->t)) { | |
| 2162 #if LJ_SOFTFP | |
| 2163 asm_sfpmin_max(as, ir); | |
| 2164 #else | |
| 2165 Reg dest = ra_dest(as, ir, RSET_FPR); | |
| 2166 Reg right, left = ra_alloc2(as, ir, RSET_FPR); | |
| 2167 right = (left >> 8); left &= 255; | |
| 2168 #if !LJ_TARGET_MIPSR6 | |
| 2169 if (dest == left) { | |
| 2170 emit_fg(as, MIPSI_MOVF_D, dest, right); | |
| 2171 } else { | |
| 2172 emit_fg(as, MIPSI_MOVT_D, dest, left); | |
| 2173 if (dest != right) emit_fg(as, MIPSI_MOV_D, dest, right); | |
| 2174 } | |
| 2175 emit_fgh(as, MIPSI_C_OLT_D, 0, ismax ? right : left, ismax ? left : right); | |
| 2176 #else | |
| 2177 emit_fgh(as, ismax ? MIPSI_MAX_D : MIPSI_MIN_D, dest, left, right); | |
| 2178 #endif | |
| 2179 #endif | |
| 2180 } else { | |
| 2181 Reg dest = ra_dest(as, ir, RSET_GPR); | |
| 2182 Reg right, left = ra_alloc2(as, ir, RSET_GPR); | |
| 2183 right = (left >> 8); left &= 255; | |
| 2184 if (left == right) { | |
| 2185 if (dest != left) emit_move(as, dest, left); | |
| 2186 } else { | |
| 2187 #if !LJ_TARGET_MIPSR6 | |
| 2188 if (dest == left) { | |
| 2189 emit_dst(as, MIPSI_MOVN, dest, right, RID_TMP); | |
| 2190 } else { | |
| 2191 emit_dst(as, MIPSI_MOVZ, dest, left, RID_TMP); | |
| 2192 if (dest != right) emit_move(as, dest, right); | |
| 2193 } | |
| 2194 #else | |
| 2195 emit_dst(as, MIPSI_OR, dest, dest, RID_TMP); | |
| 2196 if (dest != right) { | |
| 2197 emit_dst(as, MIPSI_SELNEZ, RID_TMP, right, RID_TMP); | |
| 2198 emit_dst(as, MIPSI_SELEQZ, dest, left, RID_TMP); | |
| 2199 } else { | |
| 2200 emit_dst(as, MIPSI_SELEQZ, RID_TMP, left, RID_TMP); | |
| 2201 emit_dst(as, MIPSI_SELNEZ, dest, right, RID_TMP); | |
| 2202 } | |
| 2203 #endif | |
| 2204 emit_dst(as, MIPSI_SLT, RID_TMP, | |
| 2205 ismax ? left : right, ismax ? right : left); | |
| 2206 } | |
| 2207 } | |
| 2208 } | |
| 2209 | |
| 2210 #define asm_min(as, ir) asm_min_max(as, ir, 0) | |
| 2211 #define asm_max(as, ir) asm_min_max(as, ir, 1) | |
| 2212 | |
| 2213 /* -- Comparisons --------------------------------------------------------- */ | |
| 2214 | |
| 2215 #if LJ_SOFTFP | |
| 2216 /* SFP comparisons. */ | |
| 2217 static void asm_sfpcomp(ASMState *as, IRIns *ir) | |
| 2218 { | |
| 2219 const CCallInfo *ci = &lj_ir_callinfo[IRCALL_softfp_cmp]; | |
| 2220 RegSet drop = RSET_SCRATCH; | |
| 2221 Reg r; | |
| 2222 #if LJ_64 | |
| 2223 IRRef args[2]; | |
| 2224 args[0] = ir->op1; | |
| 2225 args[1] = ir->op2; | |
| 2226 #else | |
| 2227 IRRef args[4]; | |
| 2228 args[LJ_LE ? 0 : 1] = ir->op1; args[LJ_LE ? 1 : 0] = (ir+1)->op1; | |
| 2229 args[LJ_LE ? 2 : 3] = ir->op2; args[LJ_LE ? 3 : 2] = (ir+1)->op2; | |
| 2230 #endif | |
| 2231 | |
| 2232 for (r = REGARG_FIRSTGPR; r <= REGARG_FIRSTGPR+(LJ_64?1:3); r++) { | |
| 2233 if (!rset_test(as->freeset, r) && | |
| 2234 regcost_ref(as->cost[r]) == args[r-REGARG_FIRSTGPR]) | |
| 2235 rset_clear(drop, r); | |
| 2236 } | |
| 2237 ra_evictset(as, drop); | |
| 2238 | |
| 2239 asm_setupresult(as, ir, ci); | |
| 2240 | |
| 2241 switch ((IROp)ir->o) { | |
| 2242 case IR_LT: | |
| 2243 asm_guard(as, MIPSI_BGEZ, RID_RET, 0); | |
| 2244 break; | |
| 2245 case IR_ULT: | |
| 2246 asm_guard(as, MIPSI_BEQ, RID_RET, RID_TMP); | |
| 2247 emit_loadi(as, RID_TMP, 1); | |
| 2248 asm_guard(as, MIPSI_BEQ, RID_RET, RID_ZERO); | |
| 2249 break; | |
| 2250 case IR_GE: | |
| 2251 asm_guard(as, MIPSI_BEQ, RID_RET, RID_TMP); | |
| 2252 emit_loadi(as, RID_TMP, 2); | |
| 2253 asm_guard(as, MIPSI_BLTZ, RID_RET, 0); | |
| 2254 break; | |
| 2255 case IR_LE: | |
| 2256 asm_guard(as, MIPSI_BGTZ, RID_RET, 0); | |
| 2257 break; | |
| 2258 case IR_GT: | |
| 2259 asm_guard(as, MIPSI_BEQ, RID_RET, RID_TMP); | |
| 2260 emit_loadi(as, RID_TMP, 2); | |
| 2261 asm_guard(as, MIPSI_BLEZ, RID_RET, 0); | |
| 2262 break; | |
| 2263 case IR_UGE: | |
| 2264 asm_guard(as, MIPSI_BLTZ, RID_RET, 0); | |
| 2265 break; | |
| 2266 case IR_ULE: | |
| 2267 asm_guard(as, MIPSI_BEQ, RID_RET, RID_TMP); | |
| 2268 emit_loadi(as, RID_TMP, 1); | |
| 2269 break; | |
| 2270 case IR_UGT: case IR_ABC: | |
| 2271 asm_guard(as, MIPSI_BLEZ, RID_RET, 0); | |
| 2272 break; | |
| 2273 case IR_EQ: case IR_NE: | |
| 2274 asm_guard(as, (ir->o & 1) ? MIPSI_BEQ : MIPSI_BNE, RID_RET, RID_ZERO); | |
| 2275 default: | |
| 2276 break; | |
| 2277 } | |
| 2278 asm_gencall(as, ci, args); | |
| 2279 } | |
| 2280 #endif | |
| 2281 | |
| 2282 static void asm_comp(ASMState *as, IRIns *ir) | |
| 2283 { | |
| 2284 /* ORDER IR: LT GE LE GT ULT UGE ULE UGT. */ | |
| 2285 IROp op = ir->o; | |
| 2286 if (!LJ_SOFTFP32 && irt_isnum(ir->t)) { | |
| 2287 #if LJ_SOFTFP | |
| 2288 asm_sfpcomp(as, ir); | |
| 2289 #else | |
| 2290 #if !LJ_TARGET_MIPSR6 | |
| 2291 Reg right, left = ra_alloc2(as, ir, RSET_FPR); | |
| 2292 right = (left >> 8); left &= 255; | |
| 2293 asm_guard(as, (op&1) ? MIPSI_BC1T : MIPSI_BC1F, 0, 0); | |
| 2294 emit_fgh(as, MIPSI_C_OLT_D + ((op&3) ^ ((op>>2)&1)), 0, left, right); | |
| 2295 #else | |
| 2296 Reg tmp, right, left = ra_alloc2(as, ir, RSET_FPR); | |
| 2297 right = (left >> 8); left &= 255; | |
| 2298 tmp = ra_scratch(as, rset_exclude(rset_exclude(RSET_FPR, left), right)); | |
| 2299 asm_guard(as, (op&1) ? MIPSI_BC1NEZ : MIPSI_BC1EQZ, 0, (tmp&31)); | |
| 2300 emit_fgh(as, MIPSI_CMP_LT_D + ((op&3) ^ ((op>>2)&1)), tmp, left, right); | |
| 2301 #endif | |
| 2302 #endif | |
| 2303 } else { | |
| 2304 Reg right, left = ra_alloc1(as, ir->op1, RSET_GPR); | |
| 2305 if (op == IR_ABC) op = IR_UGT; | |
| 2306 if ((op&4) == 0 && irref_isk(ir->op2) && get_kval(as, ir->op2) == 0) { | |
| 2307 MIPSIns mi = (op&2) ? ((op&1) ? MIPSI_BLEZ : MIPSI_BGTZ) : | |
| 2308 ((op&1) ? MIPSI_BLTZ : MIPSI_BGEZ); | |
| 2309 asm_guard(as, mi, left, 0); | |
| 2310 } else { | |
| 2311 if (irref_isk(ir->op2)) { | |
| 2312 intptr_t k = get_kval(as, ir->op2); | |
| 2313 if ((op&2)) k++; | |
| 2314 if (checki16(k)) { | |
| 2315 asm_guard(as, (op&1) ? MIPSI_BNE : MIPSI_BEQ, RID_TMP, RID_ZERO); | |
| 2316 emit_tsi(as, (op&4) ? MIPSI_SLTIU : MIPSI_SLTI, | |
| 2317 RID_TMP, left, k); | |
| 2318 return; | |
| 2319 } | |
| 2320 } | |
| 2321 right = ra_alloc1(as, ir->op2, rset_exclude(RSET_GPR, left)); | |
| 2322 asm_guard(as, ((op^(op>>1))&1) ? MIPSI_BNE : MIPSI_BEQ, RID_TMP, RID_ZERO); | |
| 2323 emit_dst(as, (op&4) ? MIPSI_SLTU : MIPSI_SLT, | |
| 2324 RID_TMP, (op&2) ? right : left, (op&2) ? left : right); | |
| 2325 } | |
| 2326 } | |
| 2327 } | |
| 2328 | |
| 2329 static void asm_equal(ASMState *as, IRIns *ir) | |
| 2330 { | |
| 2331 Reg right, left = ra_alloc2(as, ir, (!LJ_SOFTFP && irt_isnum(ir->t)) ? | |
| 2332 RSET_FPR : RSET_GPR); | |
| 2333 right = (left >> 8); left &= 255; | |
| 2334 if (!LJ_SOFTFP32 && irt_isnum(ir->t)) { | |
| 2335 #if LJ_SOFTFP | |
| 2336 asm_sfpcomp(as, ir); | |
| 2337 #elif !LJ_TARGET_MIPSR6 | |
| 2338 asm_guard(as, (ir->o & 1) ? MIPSI_BC1T : MIPSI_BC1F, 0, 0); | |
| 2339 emit_fgh(as, MIPSI_C_EQ_D, 0, left, right); | |
| 2340 #else | |
| 2341 Reg tmp = ra_scratch(as, rset_exclude(rset_exclude(RSET_FPR, left), right)); | |
| 2342 asm_guard(as, (ir->o & 1) ? MIPSI_BC1NEZ : MIPSI_BC1EQZ, 0, (tmp&31)); | |
| 2343 emit_fgh(as, MIPSI_CMP_EQ_D, tmp, left, right); | |
| 2344 #endif | |
| 2345 } else { | |
| 2346 asm_guard(as, (ir->o & 1) ? MIPSI_BEQ : MIPSI_BNE, left, right); | |
| 2347 } | |
| 2348 } | |
| 2349 | |
| 2350 #if LJ_32 && LJ_HASFFI | |
| 2351 /* 64 bit integer comparisons. */ | |
| 2352 static void asm_comp64(ASMState *as, IRIns *ir) | |
| 2353 { | |
| 2354 /* ORDER IR: LT GE LE GT ULT UGE ULE UGT. */ | |
| 2355 IROp op = (ir-1)->o; | |
| 2356 MCLabel l_end; | |
| 2357 Reg rightlo, leftlo, righthi, lefthi = ra_alloc2(as, ir, RSET_GPR); | |
| 2358 righthi = (lefthi >> 8); lefthi &= 255; | |
| 2359 leftlo = ra_alloc2(as, ir-1, | |
| 2360 rset_exclude(rset_exclude(RSET_GPR, lefthi), righthi)); | |
| 2361 rightlo = (leftlo >> 8); leftlo &= 255; | |
| 2362 asm_guard(as, ((op^(op>>1))&1) ? MIPSI_BNE : MIPSI_BEQ, RID_TMP, RID_ZERO); | |
| 2363 l_end = emit_label(as); | |
| 2364 if (lefthi != righthi) | |
| 2365 emit_dst(as, (op&4) ? MIPSI_SLTU : MIPSI_SLT, RID_TMP, | |
| 2366 (op&2) ? righthi : lefthi, (op&2) ? lefthi : righthi); | |
| 2367 emit_dst(as, MIPSI_SLTU, RID_TMP, | |
| 2368 (op&2) ? rightlo : leftlo, (op&2) ? leftlo : rightlo); | |
| 2369 if (lefthi != righthi) | |
| 2370 emit_branch(as, MIPSI_BEQ, lefthi, righthi, l_end); | |
| 2371 } | |
| 2372 | |
| 2373 static void asm_comp64eq(ASMState *as, IRIns *ir) | |
| 2374 { | |
| 2375 Reg tmp, right, left = ra_alloc2(as, ir, RSET_GPR); | |
| 2376 right = (left >> 8); left &= 255; | |
| 2377 asm_guard(as, ((ir-1)->o & 1) ? MIPSI_BEQ : MIPSI_BNE, RID_TMP, RID_ZERO); | |
| 2378 tmp = ra_scratch(as, rset_exclude(rset_exclude(RSET_GPR, left), right)); | |
| 2379 emit_dst(as, MIPSI_OR, RID_TMP, RID_TMP, tmp); | |
| 2380 emit_dst(as, MIPSI_XOR, tmp, left, right); | |
| 2381 left = ra_alloc2(as, ir-1, RSET_GPR); | |
| 2382 right = (left >> 8); left &= 255; | |
| 2383 emit_dst(as, MIPSI_XOR, RID_TMP, left, right); | |
| 2384 } | |
| 2385 #endif | |
| 2386 | |
| 2387 /* -- Split register ops -------------------------------------------------- */ | |
| 2388 | |
| 2389 /* Hiword op of a split 32/32 or 64/64 bit op. Previous op is the loword op. */ | |
| 2390 static void asm_hiop(ASMState *as, IRIns *ir) | |
| 2391 { | |
| 2392 /* HIOP is marked as a store because it needs its own DCE logic. */ | |
| 2393 int uselo = ra_used(ir-1), usehi = ra_used(ir); /* Loword/hiword used? */ | |
| 2394 if (LJ_UNLIKELY(!(as->flags & JIT_F_OPT_DCE))) uselo = usehi = 1; | |
| 2395 #if LJ_32 && (LJ_HASFFI || LJ_SOFTFP) | |
| 2396 if ((ir-1)->o == IR_CONV) { /* Conversions to/from 64 bit. */ | |
| 2397 as->curins--; /* Always skip the CONV. */ | |
| 2398 #if LJ_HASFFI && !LJ_SOFTFP | |
| 2399 if (usehi || uselo) | |
| 2400 asm_conv64(as, ir); | |
| 2401 return; | |
| 2402 #endif | |
| 2403 } else if ((ir-1)->o < IR_EQ) { /* 64 bit integer comparisons. ORDER IR. */ | |
| 2404 as->curins--; /* Always skip the loword comparison. */ | |
| 2405 #if LJ_SOFTFP | |
| 2406 if (!irt_isint(ir->t)) { | |
| 2407 asm_sfpcomp(as, ir-1); | |
| 2408 return; | |
| 2409 } | |
| 2410 #endif | |
| 2411 #if LJ_HASFFI | |
| 2412 asm_comp64(as, ir); | |
| 2413 #endif | |
| 2414 return; | |
| 2415 } else if ((ir-1)->o <= IR_NE) { /* 64 bit integer comparisons. ORDER IR. */ | |
| 2416 as->curins--; /* Always skip the loword comparison. */ | |
| 2417 #if LJ_SOFTFP | |
| 2418 if (!irt_isint(ir->t)) { | |
| 2419 asm_sfpcomp(as, ir-1); | |
| 2420 return; | |
| 2421 } | |
| 2422 #endif | |
| 2423 #if LJ_HASFFI | |
| 2424 asm_comp64eq(as, ir); | |
| 2425 #endif | |
| 2426 return; | |
| 2427 #if LJ_SOFTFP | |
| 2428 } else if ((ir-1)->o == IR_MIN || (ir-1)->o == IR_MAX) { | |
| 2429 as->curins--; /* Always skip the loword min/max. */ | |
| 2430 if (uselo || usehi) | |
| 2431 asm_sfpmin_max(as, ir-1); | |
| 2432 return; | |
| 2433 #endif | |
| 2434 } else if ((ir-1)->o == IR_XSTORE) { | |
| 2435 as->curins--; /* Handle both stores here. */ | |
| 2436 if ((ir-1)->r != RID_SINK) { | |
| 2437 asm_xstore_(as, ir, LJ_LE ? 4 : 0); | |
| 2438 asm_xstore_(as, ir-1, LJ_LE ? 0 : 4); | |
| 2439 } | |
| 2440 return; | |
| 2441 } | |
| 2442 #endif | |
| 2443 if (!usehi) return; /* Skip unused hiword op for all remaining ops. */ | |
| 2444 switch ((ir-1)->o) { | |
| 2445 #if LJ_32 && LJ_HASFFI | |
| 2446 case IR_ADD: as->curins--; asm_add64(as, ir); break; | |
| 2447 case IR_SUB: as->curins--; asm_sub64(as, ir); break; | |
| 2448 case IR_NEG: as->curins--; asm_neg64(as, ir); break; | |
| 2449 case IR_CNEWI: | |
| 2450 /* Nothing to do here. Handled by lo op itself. */ | |
| 2451 break; | |
| 2452 #endif | |
| 2453 #if LJ_32 && LJ_SOFTFP | |
| 2454 case IR_SLOAD: case IR_ALOAD: case IR_HLOAD: case IR_ULOAD: case IR_VLOAD: | |
| 2455 case IR_STRTO: | |
| 2456 if (!uselo) | |
| 2457 ra_allocref(as, ir->op1, RSET_GPR); /* Mark lo op as used. */ | |
| 2458 break; | |
| 2459 case IR_ASTORE: case IR_HSTORE: case IR_USTORE: case IR_TOSTR: case IR_TMPREF: | |
| 2460 /* Nothing to do here. Handled by lo op itself. */ | |
| 2461 break; | |
| 2462 #endif | |
| 2463 case IR_CALLN: case IR_CALLL: case IR_CALLS: case IR_CALLXS: | |
| 2464 if (!uselo) | |
| 2465 ra_allocref(as, ir->op1, RID2RSET(RID_RETLO)); /* Mark lo op as used. */ | |
| 2466 break; | |
| 2467 default: lj_assertA(0, "bad HIOP for op %d", (ir-1)->o); break; | |
| 2468 } | |
| 2469 } | |
| 2470 | |
| 2471 /* -- Profiling ----------------------------------------------------------- */ | |
| 2472 | |
| 2473 static void asm_prof(ASMState *as, IRIns *ir) | |
| 2474 { | |
| 2475 UNUSED(ir); | |
| 2476 asm_guard(as, MIPSI_BNE, RID_TMP, RID_ZERO); | |
| 2477 emit_tsi(as, MIPSI_ANDI, RID_TMP, RID_TMP, HOOK_PROFILE); | |
| 2478 emit_lsglptr(as, MIPSI_LBU, RID_TMP, | |
| 2479 (int32_t)offsetof(global_State, hookmask)); | |
| 2480 } | |
| 2481 | |
| 2482 /* -- Stack handling ------------------------------------------------------ */ | |
| 2483 | |
| 2484 /* Check Lua stack size for overflow. Use exit handler as fallback. */ | |
| 2485 static void asm_stack_check(ASMState *as, BCReg topslot, | |
| 2486 IRIns *irp, RegSet allow, ExitNo exitno) | |
| 2487 { | |
| 2488 /* Try to get an unused temp. register, otherwise spill/restore RID_RET*. */ | |
| 2489 Reg tmp, pbase = irp ? (ra_hasreg(irp->r) ? irp->r : RID_TMP) : RID_BASE; | |
| 2490 ExitNo oldsnap = as->snapno; | |
| 2491 rset_clear(allow, pbase); | |
| 2492 #if LJ_32 | |
| 2493 tmp = allow ? rset_pickbot(allow) : | |
| 2494 (pbase == RID_RETHI ? RID_RETLO : RID_RETHI); | |
| 2495 #else | |
| 2496 tmp = allow ? rset_pickbot(allow) : RID_RET; | |
| 2497 #endif | |
| 2498 as->snapno = exitno; | |
| 2499 asm_guard(as, MIPSI_BNE, RID_TMP, RID_ZERO); | |
| 2500 as->snapno = oldsnap; | |
| 2501 if (allow == RSET_EMPTY) /* Restore temp. register. */ | |
| 2502 emit_tsi(as, MIPSI_AL, tmp, RID_SP, 0); | |
| 2503 else | |
| 2504 ra_modified(as, tmp); | |
| 2505 emit_tsi(as, MIPSI_SLTIU, RID_TMP, RID_TMP, (int32_t)(8*topslot)); | |
| 2506 emit_dst(as, MIPSI_ASUBU, RID_TMP, tmp, pbase); | |
| 2507 emit_tsi(as, MIPSI_AL, tmp, tmp, offsetof(lua_State, maxstack)); | |
| 2508 if (pbase == RID_TMP) | |
| 2509 emit_getgl(as, RID_TMP, jit_base); | |
| 2510 emit_getgl(as, tmp, cur_L); | |
| 2511 if (allow == RSET_EMPTY) /* Spill temp. register. */ | |
| 2512 emit_tsi(as, MIPSI_AS, tmp, RID_SP, 0); | |
| 2513 } | |
| 2514 | |
| 2515 /* Restore Lua stack from on-trace state. */ | |
| 2516 static void asm_stack_restore(ASMState *as, SnapShot *snap) | |
| 2517 { | |
| 2518 SnapEntry *map = &as->T->snapmap[snap->mapofs]; | |
| 2519 #if LJ_32 || defined(LUA_USE_ASSERT) | |
| 2520 SnapEntry *flinks = &as->T->snapmap[snap_nextofs(as->T, snap)-1-LJ_FR2]; | |
| 2521 #endif | |
| 2522 MSize n, nent = snap->nent; | |
| 2523 /* Store the value of all modified slots to the Lua stack. */ | |
| 2524 for (n = 0; n < nent; n++) { | |
| 2525 SnapEntry sn = map[n]; | |
| 2526 BCReg s = snap_slot(sn); | |
| 2527 int32_t ofs = 8*((int32_t)s-1-LJ_FR2); | |
| 2528 IRRef ref = snap_ref(sn); | |
| 2529 IRIns *ir = IR(ref); | |
| 2530 if ((sn & SNAP_NORESTORE)) | |
| 2531 continue; | |
| 2532 if (irt_isnum(ir->t)) { | |
| 2533 #if LJ_SOFTFP32 | |
| 2534 Reg tmp; | |
| 2535 RegSet allow = rset_exclude(RSET_GPR, RID_BASE); | |
| 2536 /* LJ_SOFTFP: must be a number constant. */ | |
| 2537 lj_assertA(irref_isk(ref), "unsplit FP op"); | |
| 2538 tmp = ra_allock(as, (int32_t)ir_knum(ir)->u32.lo, allow); | |
| 2539 emit_tsi(as, MIPSI_SW, tmp, RID_BASE, ofs+(LJ_BE?4:0)); | |
| 2540 if (rset_test(as->freeset, tmp+1)) allow = RID2RSET(tmp+1); | |
| 2541 tmp = ra_allock(as, (int32_t)ir_knum(ir)->u32.hi, allow); | |
| 2542 emit_tsi(as, MIPSI_SW, tmp, RID_BASE, ofs+(LJ_BE?0:4)); | |
| 2543 #elif LJ_SOFTFP /* && LJ_64 */ | |
| 2544 Reg src = ra_alloc1(as, ref, rset_exclude(RSET_GPR, RID_BASE)); | |
| 2545 emit_tsi(as, MIPSI_SD, src, RID_BASE, ofs); | |
| 2546 #else | |
| 2547 Reg src = ra_alloc1(as, ref, RSET_FPR); | |
| 2548 emit_hsi(as, MIPSI_SDC1, src, RID_BASE, ofs); | |
| 2549 #endif | |
| 2550 } else { | |
| 2551 #if LJ_32 | |
| 2552 RegSet allow = rset_exclude(RSET_GPR, RID_BASE); | |
| 2553 Reg type; | |
| 2554 lj_assertA(irt_ispri(ir->t) || irt_isaddr(ir->t) || irt_isinteger(ir->t), | |
| 2555 "restore of IR type %d", irt_type(ir->t)); | |
| 2556 if (!irt_ispri(ir->t)) { | |
| 2557 Reg src = ra_alloc1(as, ref, allow); | |
| 2558 rset_clear(allow, src); | |
| 2559 emit_tsi(as, MIPSI_SW, src, RID_BASE, ofs+(LJ_BE?4:0)); | |
| 2560 } | |
| 2561 if ((sn & (SNAP_CONT|SNAP_FRAME))) { | |
| 2562 if (s == 0) continue; /* Do not overwrite link to previous frame. */ | |
| 2563 type = ra_allock(as, (int32_t)(*flinks--), allow); | |
| 2564 #if LJ_SOFTFP | |
| 2565 } else if ((sn & SNAP_SOFTFPNUM)) { | |
| 2566 type = ra_alloc1(as, ref+1, rset_exclude(RSET_GPR, RID_BASE)); | |
| 2567 #endif | |
| 2568 } else if ((sn & SNAP_KEYINDEX)) { | |
| 2569 type = ra_allock(as, (int32_t)LJ_KEYINDEX, allow); | |
| 2570 } else { | |
| 2571 type = ra_allock(as, (int32_t)irt_toitype(ir->t), allow); | |
| 2572 } | |
| 2573 emit_tsi(as, MIPSI_SW, type, RID_BASE, ofs+(LJ_BE?0:4)); | |
| 2574 #else | |
| 2575 if ((sn & SNAP_KEYINDEX)) { | |
| 2576 RegSet allow = rset_exclude(RSET_GPR, RID_BASE); | |
| 2577 int64_t kki = (int64_t)LJ_KEYINDEX << 32; | |
| 2578 if (irref_isk(ref)) { | |
| 2579 emit_tsi(as, MIPSI_SD, | |
| 2580 ra_allock(as, kki | (int64_t)(uint32_t)ir->i, allow), | |
| 2581 RID_BASE, ofs); | |
| 2582 } else { | |
| 2583 Reg src = ra_alloc1(as, ref, allow); | |
| 2584 Reg rki = ra_allock(as, kki, rset_exclude(allow, src)); | |
| 2585 emit_tsi(as, MIPSI_SD, RID_TMP, RID_BASE, ofs); | |
| 2586 emit_dst(as, MIPSI_DADDU, RID_TMP, src, rki); | |
| 2587 } | |
| 2588 } else { | |
| 2589 asm_tvstore64(as, RID_BASE, ofs, ref); | |
| 2590 } | |
| 2591 #endif | |
| 2592 } | |
| 2593 checkmclim(as); | |
| 2594 } | |
| 2595 lj_assertA(map + nent == flinks, "inconsistent frames in snapshot"); | |
| 2596 } | |
| 2597 | |
| 2598 /* -- GC handling --------------------------------------------------------- */ | |
| 2599 | |
| 2600 /* Marker to prevent patching the GC check exit. */ | |
| 2601 #define MIPS_NOPATCH_GC_CHECK MIPSI_OR | |
| 2602 | |
| 2603 /* Check GC threshold and do one or more GC steps. */ | |
| 2604 static void asm_gc_check(ASMState *as) | |
| 2605 { | |
| 2606 const CCallInfo *ci = &lj_ir_callinfo[IRCALL_lj_gc_step_jit]; | |
| 2607 IRRef args[2]; | |
| 2608 MCLabel l_end; | |
| 2609 Reg tmp; | |
| 2610 ra_evictset(as, RSET_SCRATCH); | |
| 2611 l_end = emit_label(as); | |
| 2612 /* Exit trace if in GCSatomic or GCSfinalize. Avoids syncing GC objects. */ | |
| 2613 /* Assumes asm_snap_prep() already done. */ | |
| 2614 asm_guard(as, MIPSI_BNE, RID_RET, RID_ZERO); | |
| 2615 args[0] = ASMREF_TMP1; /* global_State *g */ | |
| 2616 args[1] = ASMREF_TMP2; /* MSize steps */ | |
| 2617 asm_gencall(as, ci, args); | |
| 2618 l_end[-3] = MIPS_NOPATCH_GC_CHECK; /* Replace the nop after the call. */ | |
| 2619 emit_tsi(as, MIPSI_AADDIU, ra_releasetmp(as, ASMREF_TMP1), RID_JGL, -32768); | |
| 2620 tmp = ra_releasetmp(as, ASMREF_TMP2); | |
| 2621 emit_loadi(as, tmp, as->gcsteps); | |
| 2622 /* Jump around GC step if GC total < GC threshold. */ | |
| 2623 emit_branch(as, MIPSI_BNE, RID_TMP, RID_ZERO, l_end); | |
| 2624 emit_dst(as, MIPSI_SLTU, RID_TMP, RID_TMP, tmp); | |
| 2625 emit_getgl(as, tmp, gc.threshold); | |
| 2626 emit_getgl(as, RID_TMP, gc.total); | |
| 2627 as->gcsteps = 0; | |
| 2628 checkmclim(as); | |
| 2629 } | |
| 2630 | |
| 2631 /* -- Loop handling ------------------------------------------------------- */ | |
| 2632 | |
| 2633 /* Fixup the loop branch. */ | |
| 2634 static void asm_loop_fixup(ASMState *as) | |
| 2635 { | |
| 2636 MCode *p = as->mctop; | |
| 2637 MCode *target = as->mcp; | |
| 2638 p[-1] = MIPSI_NOP; | |
| 2639 if (as->loopinv) { /* Inverted loop branch? */ | |
| 2640 /* asm_guard already inverted the cond branch. Only patch the target. */ | |
| 2641 p[-3] |= ((target-p+2) & 0x0000ffffu); | |
| 2642 } else { | |
| 2643 p[-2] = MIPSI_J|(((uintptr_t)target>>2)&0x03ffffffu); | |
| 2644 } | |
| 2645 } | |
| 2646 | |
| 2647 /* Fixup the tail of the loop. */ | |
| 2648 static void asm_loop_tail_fixup(ASMState *as) | |
| 2649 { | |
| 2650 if (as->loopinv) as->mctop--; | |
| 2651 } | |
| 2652 | |
| 2653 /* -- Head of trace ------------------------------------------------------- */ | |
| 2654 | |
| 2655 /* Coalesce BASE register for a root trace. */ | |
| 2656 static void asm_head_root_base(ASMState *as) | |
| 2657 { | |
| 2658 IRIns *ir = IR(REF_BASE); | |
| 2659 Reg r = ir->r; | |
| 2660 if (ra_hasreg(r)) { | |
| 2661 ra_free(as, r); | |
| 2662 if (rset_test(as->modset, r) || irt_ismarked(ir->t)) | |
| 2663 ir->r = RID_INIT; /* No inheritance for modified BASE register. */ | |
| 2664 if (r != RID_BASE) | |
| 2665 emit_move(as, r, RID_BASE); | |
| 2666 } | |
| 2667 } | |
| 2668 | |
| 2669 /* Coalesce BASE register for a side trace. */ | |
| 2670 static Reg asm_head_side_base(ASMState *as, IRIns *irp) | |
| 2671 { | |
| 2672 IRIns *ir = IR(REF_BASE); | |
| 2673 Reg r = ir->r; | |
| 2674 if (ra_hasreg(r)) { | |
| 2675 ra_free(as, r); | |
| 2676 if (rset_test(as->modset, r) || irt_ismarked(ir->t)) | |
| 2677 ir->r = RID_INIT; /* No inheritance for modified BASE register. */ | |
| 2678 if (irp->r == r) { | |
| 2679 return r; /* Same BASE register already coalesced. */ | |
| 2680 } else if (ra_hasreg(irp->r) && rset_test(as->freeset, irp->r)) { | |
| 2681 emit_move(as, r, irp->r); /* Move from coalesced parent reg. */ | |
| 2682 return irp->r; | |
| 2683 } else { | |
| 2684 emit_getgl(as, r, jit_base); /* Otherwise reload BASE. */ | |
| 2685 } | |
| 2686 } | |
| 2687 return RID_NONE; | |
| 2688 } | |
| 2689 | |
| 2690 /* -- Tail of trace ------------------------------------------------------- */ | |
| 2691 | |
| 2692 /* Fixup the tail code. */ | |
| 2693 static void asm_tail_fixup(ASMState *as, TraceNo lnk) | |
| 2694 { | |
| 2695 MCode *target = lnk ? traceref(as->J,lnk)->mcode : (MCode *)lj_vm_exit_interp; | |
| 2696 int32_t spadj = as->T->spadjust; | |
| 2697 MCode *p = as->mctop-1; | |
| 2698 *p = spadj ? (MIPSI_AADDIU|MIPSF_T(RID_SP)|MIPSF_S(RID_SP)|spadj) : MIPSI_NOP; | |
| 2699 p[-1] = MIPSI_J|(((uintptr_t)target>>2)&0x03ffffffu); | |
| 2700 } | |
| 2701 | |
| 2702 /* Prepare tail of code. */ | |
| 2703 static void asm_tail_prep(ASMState *as) | |
| 2704 { | |
| 2705 as->mcp = as->mctop-2; /* Leave room for branch plus nop or stack adj. */ | |
| 2706 as->invmcp = as->loopref ? as->mcp : NULL; | |
| 2707 } | |
| 2708 | |
| 2709 /* -- Trace setup --------------------------------------------------------- */ | |
| 2710 | |
| 2711 /* Ensure there are enough stack slots for call arguments. */ | |
| 2712 static Reg asm_setup_call_slots(ASMState *as, IRIns *ir, const CCallInfo *ci) | |
| 2713 { | |
| 2714 IRRef args[CCI_NARGS_MAX*2]; | |
| 2715 uint32_t i, nargs = CCI_XNARGS(ci); | |
| 2716 #if LJ_32 | |
| 2717 int nslots = 4, ngpr = REGARG_NUMGPR, nfpr = REGARG_NUMFPR; | |
| 2718 #else | |
| 2719 int nslots = 0, ngpr = REGARG_NUMGPR; | |
| 2720 #endif | |
| 2721 asm_collectargs(as, ir, ci, args); | |
| 2722 for (i = 0; i < nargs; i++) { | |
| 2723 #if LJ_32 | |
| 2724 if (!LJ_SOFTFP && args[i] && irt_isfp(IR(args[i])->t) && | |
| 2725 nfpr > 0 && !(ci->flags & CCI_VARARG)) { | |
| 2726 nfpr--; | |
| 2727 ngpr -= irt_isnum(IR(args[i])->t) ? 2 : 1; | |
| 2728 } else if (!LJ_SOFTFP && args[i] && irt_isnum(IR(args[i])->t)) { | |
| 2729 nfpr = 0; | |
| 2730 ngpr = ngpr & ~1; | |
| 2731 if (ngpr > 0) ngpr -= 2; else nslots = (nslots+3) & ~1; | |
| 2732 } else { | |
| 2733 nfpr = 0; | |
| 2734 if (ngpr > 0) ngpr--; else nslots++; | |
| 2735 } | |
| 2736 #else | |
| 2737 if (ngpr > 0) ngpr--; else nslots += 2; | |
| 2738 #endif | |
| 2739 } | |
| 2740 if (nslots > as->evenspill) /* Leave room for args in stack slots. */ | |
| 2741 as->evenspill = nslots; | |
| 2742 return irt_isfp(ir->t) ? REGSP_HINT(RID_FPRET) : REGSP_HINT(RID_RET); | |
| 2743 } | |
| 2744 | |
| 2745 static void asm_setup_target(ASMState *as) | |
| 2746 { | |
| 2747 asm_sparejump_setup(as); | |
| 2748 asm_exitstub_setup(as); | |
| 2749 } | |
| 2750 | |
| 2751 /* -- Trace patching ------------------------------------------------------ */ | |
| 2752 | |
| 2753 /* Patch exit jumps of existing machine code to a new target. */ | |
| 2754 void lj_asm_patchexit(jit_State *J, GCtrace *T, ExitNo exitno, MCode *target) | |
| 2755 { | |
| 2756 MCode *p = T->mcode; | |
| 2757 MCode *pe = (MCode *)((char *)p + T->szmcode); | |
| 2758 MCode *px = exitstub_trace_addr(T, exitno); | |
| 2759 MCode *cstart = NULL, *cstop = NULL; | |
| 2760 MCode *mcarea = lj_mcode_patch(J, p, 0); | |
| 2761 MCode exitload = MIPSI_LI | MIPSF_T(RID_TMP) | exitno; | |
| 2762 MCode tjump = MIPSI_J|(((uintptr_t)target>>2)&0x03ffffffu); | |
| 2763 for (p++; p < pe; p++) { | |
| 2764 if (*p == exitload) { /* Look for load of exit number. */ | |
| 2765 /* Look for exitstub branch. Yes, this covers all used branch variants. */ | |
| 2766 if (((p[-1] ^ (px-p)) & 0xffffu) == 0 && | |
| 2767 ((p[-1] & 0xf0000000u) == MIPSI_BEQ || | |
| 2768 (p[-1] & 0xfc1e0000u) == MIPSI_BLTZ || | |
| 2769 #if !LJ_TARGET_MIPSR6 | |
| 2770 (p[-1] & 0xffe00000u) == MIPSI_BC1F | |
| 2771 #else | |
| 2772 (p[-1] & 0xff600000u) == MIPSI_BC1EQZ | |
| 2773 #endif | |
| 2774 ) && p[-2] != MIPS_NOPATCH_GC_CHECK) { | |
| 2775 ptrdiff_t delta = target - p; | |
| 2776 if (((delta + 0x8000) >> 16) == 0) { /* Patch in-range branch. */ | |
| 2777 patchbranch: | |
| 2778 p[-1] = (p[-1] & 0xffff0000u) | (delta & 0xffffu); | |
| 2779 *p = MIPSI_NOP; /* Replace the load of the exit number. */ | |
| 2780 cstop = p+1; | |
| 2781 if (!cstart) cstart = p-1; | |
| 2782 } else { /* Branch out of range. Use spare jump slot in mcarea. */ | |
| 2783 MCode *mcjump = asm_sparejump_use(mcarea, tjump); | |
| 2784 if (mcjump) { | |
| 2785 lj_mcode_sync(mcjump, mcjump+1); | |
| 2786 delta = mcjump - p; | |
| 2787 if (((delta + 0x8000) >> 16) == 0) { | |
| 2788 goto patchbranch; | |
| 2789 } else { | |
| 2790 lj_assertJ(0, "spare jump out of range: -Osizemcode too big"); | |
| 2791 } | |
| 2792 } | |
| 2793 /* Ignore jump slot overflow. Child trace is simply not attached. */ | |
| 2794 } | |
| 2795 } else if (p+1 == pe) { | |
| 2796 /* Patch NOP after code for inverted loop branch. Use of J is ok. */ | |
| 2797 lj_assertJ(p[1] == MIPSI_NOP, "expected NOP"); | |
| 2798 p[1] = tjump; | |
| 2799 *p = MIPSI_NOP; /* Replace the load of the exit number. */ | |
| 2800 cstop = p+2; | |
| 2801 if (!cstart) cstart = p+1; | |
| 2802 } | |
| 2803 } | |
| 2804 } | |
| 2805 if (cstart) lj_mcode_sync(cstart, cstop); | |
| 2806 lj_mcode_patch(J, mcarea, 1); | |
| 2807 } | |
| 2808 |